



#### **MAX17615**

# 4.25V to 60V, 250mA Current Limiter with OV, UV, Reverse Protection

### **Product Highlights**

- Robust Protection Reduces System Downtime
  - Wide Input Supply Range: +4.25V to +60V
  - Hot Plug-In Tolerant without TVS up to 35V Input Supply
  - · Negative Input Tolerance to -65V
  - Negative Output Tolerance to -(65 V<sub>IN</sub>)V
  - Low R<sub>ON</sub> 1.42Ω (typ)
  - Reverse Current-Blocking Protection
  - · Thermal Overload Protection
  - Extended -40°C to +125°C Temperature Range
- Flexible Design to Maximize Reuse and Minimize Requalification
  - · Adjustable OVLO and UVLO Thresholds
  - Programmable Forward-Current Limit: 10mA to 20mA with ±6% Accuracy and 20mA to 250mA with ±5% Accuracy Over Full Temperature Range
  - Programmable Overcurrent Fault Response: Autoretry, Latch-Off, and Continuous Modes
  - · Smooth Current-Transitions
- · Reduced Solution Footprint
  - 10-Pin, 3mm x 3mm, TDFN Package
  - · Integrated FETs

## **Key Applications**

- Small Total Solution Size (Sensor Systems) Increased need for integrating more functionality in smaller form factors limits board space allocated for power and protection circuitry in factory automation and building automation applications. By integrating both forward and reverse MOSFETs, current sense, input/output reverse polarity protection, forward and reverse overcurrent protection, and UVLO/OVLO all into a single chip, the MAX17615 needs only 1/8th of the total solution size compared to solutions that use discrete components to implement the same protection features.
- Tight Current Limit Accuracy (Condition Monitoring, Battery Operated Modules)
   Battery operated electronics as well as battery chargers need tight current limit accuracy to protect against overcurrent faults. The MAX17615 with its ±5% tight current limit accuracy provides robust overcurrent protection in these applications.

## Simplified Application Diagram



### **Pin Description**



 Output Reverse Polarity Protection (Process Instrumentation, PLC, Network Modules)
 Factory automation applications that provide a 24V output to remote equipment are liable to experience a reverse polarity voltage applied across their output terminals due to cable wiring error. The MAX17615 offers robust protection for such scenarios and prevents expensive equipment failure and service costs.

See more Who should use this part.

Ordering Information appears at end of data sheet.

## **Absolute Maximum Ratings**

| IN to | GND                          | 65V to +65V              |
|-------|------------------------------|--------------------------|
| IN to | OUT                          | 65V to +65V              |
| OUT   | Γ to GND                     | 65V to +65V              |
| UVL   | O, OVLO to GND0.3V to        | $MAX(V_IN,V_OUT) + 0.3V$ |
| UVC   | DV, FLAG, EN, CLMODE to GND. | -0.3V to +6.0V           |
| IN C  | Current (DC)                 | 262.5mA                  |
| SET   | T to GND                     | 0.3V to 1.6V             |

| Continuous Power Dissipation (10pin TDFN | $EP (T_A = +70^{\circ}C)$ |
|------------------------------------------|---------------------------|
| derate 24.4mW/°C above +70°C))           | 1951.2mW                  |
| Operating Temperature Range              | 40°C to +125°C            |
| Junction Temperature Range               | 40°C to +150°C            |
| Storage Temperature Range                | 65°C to +150°C            |
| Lead Temperature (Soldering, 10s)        | +300°C                    |
|                                          |                           |

Note 1: SETI pin is internally clamped. Forcing more than 5mA current into the pin can damage the device.

Note 2: Junction temperature greater than +125°C degrades operating lifetimes.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **Package Information**

#### **PACKAGE TYPE: 10 TDFN**

| Package Code                                          | T1033+1C       |  |
|-------------------------------------------------------|----------------|--|
| Outline Number                                        | <u>21-0137</u> |  |
| Land Pattern Number                                   | 90-0003        |  |
| Thermal Resistance, Four-Layer Board:                 |                |  |
| Junction-to-Ambient (θ <sub>JA</sub> )                | 41°C/W         |  |
| Junction-to-Case Thermal Resistance ( $\theta_{JC}$ ) | 9°C/W          |  |

For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>.

#### **Electrical Characteristics**

 $(V_{IN} = +4.25 \text{ to } +60V, T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C unless otherwise noted.}$  Typical values are at  $V_{IN} = +24V, T_A = +25^{\circ}\text{C}, R_{SETI} = 1.2k\Omega$ . (*Note 3*))

| PARAMETER                                | SYMBOL               | CONDITIONS                                                                                     | MIN  | TYP  | MAX  | UNITS |
|------------------------------------------|----------------------|------------------------------------------------------------------------------------------------|------|------|------|-------|
| IN Voltage Range                         | $V_{IN}$             |                                                                                                | 4.25 |      | 60   | V     |
| Shutdown Input Current into IN pin       | I <sub>SHDN</sub>    | V <sub>EN</sub> = 0V                                                                           |      | 37   | 82   | μА    |
| Shutdown Output                          | lo                   | $V_{EN} = 0V$ , $V_{OUT} = 0V$                                                                 |      |      | -5   |       |
| Current into OUT pin                     | IOFF                 | V <sub>EN</sub> = 0V, V <sub>OUT</sub> = -60V, V <sub>IN</sub> = 0V                            |      |      | -27  | μA    |
| Reverse Input Current into IN pin        | I <sub>IN_RVS</sub>  | V <sub>IN</sub> = -60V, V <sub>OUT</sub> = 0V                                                  | -85  | -50  |      | μА    |
| Reverse Shutdown<br>Current into OUT pin | I <sub>OUT_RVS</sub> | V <sub>IN</sub> = 0V, V <sub>OUT</sub> = +24V, V <sub>EN</sub> = 0V                            |      | 170  | 400  | μΑ    |
| Reverse Shutdown<br>Current into IN pin  |                      | V <sub>IN</sub> = 0V, V <sub>OUT</sub> = +24V, V <sub>EN</sub> = 0V, T <sub>A</sub> =<br>+25°C |      |      | -0.4 | μΑ    |
| Supply Current                           | I <sub>IN</sub>      | V <sub>IN</sub> = +24V, V <sub>EN</sub> = 5V                                                   |      | 0.94 | 1.30 | mA    |

# 4.25V to 60V, 250mA Current Limiter with OV, UV, Reverse Protection

 $(V_{IN} = +4.25 \text{ to } +60V, T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C unless otherwise noted.}$  Typical values are at  $V_{IN} = +24V, T_A = +25^{\circ}\text{C}, R_{SETI} = 1.2k\Omega$ . (*Note 3*))

| PARAMETER                                             | SYMBOL              | CONDITIONS                                                                                     | MIN   | TYP   | MAX   | UNITS |
|-------------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------|-------|-------|-------|-------|
| Internal Undervoltage-                                | \/                  | V <sub>IN</sub> rising                                                                         | 4.080 | 4.160 | 4.225 | .,    |
| Trip Level                                            | VINTUVLO            | V <sub>IN</sub> falling                                                                        | 3.950 | 4.000 | 4.100 | V     |
| Undervoltage Threshold                                | V <sub>UVLOR</sub>  | V <sub>UVLO</sub> rising                                                                       | 1.47  | 1.50  | 1.53  |       |
| Level                                                 | V <sub>UVLOF</sub>  | V <sub>UVLO</sub> falling                                                                      | 1.42  | 1.45  | 1.48  | V     |
| Overvoltage Threshold                                 | V <sub>OVLOR</sub>  | V <sub>OVLO</sub> rising                                                                       | 1.47  | 1.50  | 1.53  |       |
| Level                                                 | V <sub>OVLOF</sub>  | V <sub>OVLO</sub> falling                                                                      | 1.42  | 1.45  | 1.48  | V     |
| UVLO and OVLO<br>Leakage Current                      | I <sub>LEAK</sub>   | V <sub>UVLO</sub> = V <sub>OVLO</sub> = 0 to 2V, T <sub>A</sub> = +25°C                        | -100  |       | 100   | nA    |
| UVLO Adjustment<br>Range                              |                     | ( <u>Note 4</u> )                                                                              | 4.25  |       | 59    | V     |
| OVLO Adjustment<br>Range                              |                     | ( <u>Note 4</u> )                                                                              | 5.50  |       | 60    | V     |
| Into month DOD                                        | $V_{PORR}$          | V <sub>IN</sub> rising                                                                         | 3.3   | 3.7   | 4.0   |       |
| Internal POR                                          | V <sub>PORF</sub>   | V <sub>IN</sub> falling                                                                        | 3.1   | 3.5   | 3.8   | V     |
| INTERNAL FET                                          |                     |                                                                                                | •     |       |       |       |
| Internal FET On-<br>Resistance                        | R <sub>ON</sub>     | I <sub>LOAD</sub> = 100mA, V <sub>IN</sub> > 8V                                                |       | 1.42  | 2.70  | Ω     |
| Current Limit<br>Adjustment Range                     | I <sub>LIM</sub>    | ( <u>Note 5</u> )                                                                              | 10    |       | 250   | mA    |
|                                                       |                     | 10mA < I <sub>LIM</sub> < 20mA                                                                 | -6    |       | +6    | 0/    |
| Current Limit Accuracy                                |                     | 20mA ≤ I <sub>LIM</sub> ≤ 250mA                                                                | -5    |       | +5    | %     |
| FLAG Assertion Drop-<br>Voltage Threshold             | V <sub>FA</sub>     | Increase (V <sub>IN</sub> - V <sub>OUT</sub> ) drop until FLAG asserts, V <sub>IN</sub> = +24V | 430   | 500   | 570   | mV    |
| Reverse Current Blocking Slow- Threshold              | $V_{RIBS}$          | (V <sub>OUT</sub> - V <sub>IN</sub> ), VIN = +24V                                              | 2     | 11    | 20    | mV    |
| Reverse Current Blocking Debounce Blanking Time       | t <sub>DEBRIB</sub> | V <sub>IN</sub> = +24V                                                                         | 100   | 140   | 180   | μs    |
| Reverse Current-<br>Blocking Powerup<br>Blanking Time | t <sub>BLKRIB</sub> |                                                                                                | 14.4  | 16.0  | 17.6  | ms    |
| Reverse Current-<br>Blocking Fast Threshold           | V <sub>RIBF</sub>   | (V <sub>OUT</sub> - V <sub>IN</sub> ), V <sub>IN</sub> = +24V                                  | 70    | 105   | 140   | mV    |
| Reverse Current-<br>Blocking Fast Response<br>Time    | t <sub>RIB</sub>    | I <sub>REVERSE</sub> = 2.5A ( <u>Note 6</u> )                                                  |       | 150   | 230   | ns    |
| Reverse-Blocking<br>Supply Current                    | I <sub>RBL</sub>    | Current into OUT when (V <sub>OUT</sub> - V <sub>IN</sub> ) > 130mV                            |       | 1.00  | 1.35  | mA    |
| SETI                                                  |                     |                                                                                                |       |       |       |       |
| R <sub>SETI</sub> x I <sub>LIM</sub>                  | $V_{RI}$            |                                                                                                |       | 1.5   |       | V     |
| Current-Mirror Output                                 | CIDATIO             | 10mA ≤ I <sub>OUT</sub> ≤ 20mA                                                                 | 190   | 200   | 210   | Δ/Δ   |
| Ratio                                                 | C <sub>IRATIO</sub> | 20mA ≤ I <sub>OUT</sub> ≤ 250mA                                                                | 193   | 200   | 207   | A/A   |
| Internal SETI Clamp                                   |                     | 5mA into SETI                                                                                  | 1.6   |       | 2.2   | V     |
| SETI Leakage Current                                  |                     | V <sub>SETI</sub> = 1.6V, T <sub>A</sub> = +25°C                                               | -0.1  |       | +0.1  | μA    |

# 4.25V to 60V, 250mA Current Limiter with OV, UV, Reverse Protection

 $(V_{IN} = +4.25 \text{ to } +60V, T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C unless otherwise noted.}$  Typical values are at  $V_{IN} = +24V, T_A = +25^{\circ}\text{C}, R_{SETI} = 1.2k\Omega$ . (*Note 3*))

| PARAMETER                                 | SYMBOL               | CONDITIONS                                                                                                                                   | MIN  | TYP  | MAX  | UNITS |
|-------------------------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| EN Input-Logic High                       | V <sub>IH</sub>      |                                                                                                                                              | 1.4  |      |      | V     |
| EN Input-Logic Low                        | V <sub>IL</sub>      |                                                                                                                                              |      |      | 0.4  | V     |
| EN Pullup Voltage                         |                      | EN pin unconnected. V <sub>IN</sub> = 60V                                                                                                    |      | 1.6  | 2.0  | V     |
| EN Input Current                          |                      | V <sub>EN</sub> = 5.5V                                                                                                                       |      | 17   | 30   | μΑ    |
| EN Pullup Current                         |                      | V <sub>EN</sub> = 0.4V                                                                                                                       | 1.0  | 3.0  | 8.0  | μΑ    |
| CLMODE Input-Logic<br>High                |                      |                                                                                                                                              | 2.0  | 3.8  | 4.9  | V     |
| CLMODE Input-Logic<br>Low                 |                      |                                                                                                                                              | 0.15 | 0.60 | 0.95 | V     |
| CLMODE Pullup Input<br>Current            |                      |                                                                                                                                              | 8    | 10   | 12   | μA    |
| FLAG, UVOV OUTPUT                         |                      |                                                                                                                                              |      |      |      |       |
| FLAG, UVOV Output<br>Logic-Low Voltage    |                      | I <sub>SINK</sub> = 1mA                                                                                                                      |      |      | 0.4  | V     |
| FLAG, UVOV Output<br>Leakage Current      |                      | $V_{IN} = V_{\overline{FLAG}} = V_{\overline{UVOV}} = 5.5V. \overline{FLAG}$ and $\overline{UVOV}$ pins are deasserted, $T_A = +25^{\circ}C$ |      |      | 0.1  | μA    |
| TIMING CHARACTERIS                        | TICS                 |                                                                                                                                              |      |      |      |       |
| Switch Turn-On Time                       | ton_switch           | $R_{LOAD} = 1k\Omega$ , $C_{LOAD} = 0pF$ , $V_{IN} = +24V$                                                                                   |      | 230  | 450  | μs    |
| Overvoltage Switch Turn-Off Time          | toff_ovp             | $V_{OVLO}$ exceeds $V_{OVLOR}$ as a step;<br>$R_{LOAD} = 1k\Omega$ , $V_{IN} = +24V$                                                         |      | 1.0  | 1.3  | μs    |
| Overvoltage Falling<br>Edge Debounce Time | t <sub>DEB_OVP</sub> |                                                                                                                                              |      | 20   |      | μs    |
| IN Debounce Time                          | t <sub>DEB</sub>     | From $(V_{IN\_UVLO} < V_{IN} < V_{IN\_OVLO})$ and EN = High, to $V_{OUT}$ = 10% of $V_{IN}$ . Elapses only at power-up.                      | 14.4 | 16.0 | 17.6 | ms    |
| Current Limit Blanking<br>Time            | t <sub>BLANK</sub>   | (Note 7)                                                                                                                                     | 144  | 160  | 176  | ms    |
| Current Limit Autoretry<br>Time           | t <sub>RETRY</sub>   | After blanking time from I <sub>OUT</sub> > I <sub>LIM</sub> to FLAG deasserted. ( <i>Note 8</i> )                                           | 1.08 | 1.20 | 1.32 | s     |
| THERMAL PROTECTION                        | N                    |                                                                                                                                              |      |      |      |       |
| Thermal Shutdown<br>Threshold             | TJ                   |                                                                                                                                              |      | 160  |      | °C    |
| Thermal Shutdown<br>Hysteresis            | T <sub>J(HYS)</sub>  |                                                                                                                                              |      | 28   |      | °C    |

- Note 3: All devices are 100% production tested at  $T_A = +25$ °C. Limits over the operating temperature range are guaranteed by design; not production tested.
- Note 4: User settable. See the Overvoltage Lockout (OVLO) and Undervoltage Lockout (UVLO) sections for instructions.
- Note 5: The current limit can be set below 10mA with a decreased accuracy.
- Note 6: Guaranteed by design; not production tested.
- **Note 7:** During overload and short circuit conditions, the power dissipation in the device increases. The device enters thermal shutdown protection if the junction temperature exceeds thermal shutdown threshold (T<sub>J</sub>).
- Note 8: The ratio between autoretry time and blanking time is fixed and equal to 7.5.

# **Typical Operating Characteristics**

 $(C_{IN} = 0.47 \mu F, C_{OUT} = 4.7 \mu F, T_A = +25 ^{\circ}C, unless otherwise noted.)$ 



















# 4.25V to 60V, 250mA Current Limiter with OV, UV, Reverse Protection

 $(C_{IN} = 0.47 \mu F, C_{OUT} = 4.7 \mu F, T_A = +25 ^{\circ}C, unless otherwise noted.)$ 



















(C<sub>IN</sub> =  $0.47\mu$ F, C<sub>OUT</sub> =  $4.7\mu$ F, T<sub>A</sub> = +25°C, unless otherwise noted.)





# **Pin Configuration**



# **Pin Description**

| PIN | NAME   | FUNCTION                                                                                                                                                                                                                                                                   |
|-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | IN     | Input Pin. Connect a low-ESR ceramic capacitor to GND. For hot plug-in applications, see the<br><u>Applications Information</u> section.                                                                                                                                   |
| 2   | UVLO   | UVLO Adjustment. Connect resistive potential divider from IN to GND to set the UVLO threshold.                                                                                                                                                                             |
| 3   | OVLO   | OVLO Adjustment. Connect resistive potential divider from IN to GND to set the OVLO threshold.                                                                                                                                                                             |
| 4   | CLMODE | Current-Limit Mode Selector. Connect CLMODE to GND for Continuous mode. Connect a 150kΩ resistor between CLMODE and GND for Latch-off mode. Leave CLMODE unconnected for Autoretry mode.                                                                                   |
| 5   | EN     | Active-High Enable Input. Internally pulled up to 1.6V.                                                                                                                                                                                                                    |
| 6   | FLAG   | Open-Drain, Fault Indicator Output. FLAG goes low when:  • Overcurrent duration exceeds the blanking time.  • Reverse current is detected.  • R <sub>SETI</sub> is less than 1kΩ (max).  • Reverse polarity voltage is applied on OUT pin when voltage on IN pin is valid. |
| 7   | UVOV   | Open-Drain, Fault Indicator Output. UVOV goes low when:  Input voltage falls below UVLO falling threshold.  Input voltage rises above OVLO rising threshold.                                                                                                               |
| 8   | SETI   | Overcurrent Limit Adjustment Pin and Current Monitoring Output. Connect a resistor from SETI to GND to set overcurrent limit. See the Setting Current-Limit Threshold section. Do not connect more than 10pF to SETI.                                                      |
| 9   | GND    | Ground.                                                                                                                                                                                                                                                                    |
| 10  | OUT    | Output Pin. For a long output cable or inductive load, see the <u>Applications Information</u> section.                                                                                                                                                                    |
| _   | EP     | Exposed Pad. Connect EP to a large GND plane with several thermal vias for best thermal performance. Refer to the MAX17615 EV kit data sheet for a reference layout design.                                                                                                |

# **Functional Diagram**

#### **MAX17615**



## **Detailed Description**

The MAX17615 overvoltage and overcurrent-protection device offers adjustable protection boundaries for systems against positive and negative input faults up to +60V and -65V, and output load current up to 250mA. The device features two internal MOSFETs connected in series with a low cumulative  $R_{ON}$  of 1.42 $\Omega$  (typ). The device blocks out negative input voltages completely. The device withstands accidental reverse polarity output voltage connection, with magnitudes up to  $-(65 - V_{IN})V$ . Input undervoltage protection can be programmed between 4.25V and 59V, while the overvoltage protection can be independently programmed between 5.5V and 60V. Additionally, the device has an internal undervoltage lockout falling threshold set at 4V (typ).

The device is enabled or disabled through the EN pin by a master supervisory system. This in turn offers a switch operation to turn on or turn off power delivery to connected loads.

The current through the device is limited by setting a current limit, which is programmed by a resistor connected from SETI to GND. The current limit can be programmed between 10mA to 250mA. When the device current reaches or exceeds the set current limit, the on-resistance of the internal FETs are modulated to limit the current to set limit. The device offers three different behavioral modes when under current limited operations: Autoretry, Continuous, and Latch-Off modes. The SETI pin also presents a voltage with reference to GND, which under normal operation is proportional to the device current. The voltage appearing on the SETI pin might be read by an ADC in a monitoring system for recording instantaneous device current.

The MAX17615 offers FLAG and UVOV communication signals to indicate different operational and fault signals. The communication signal pins are open drain in nature and require external pullup resistors to appropriate system interface voltage.

MAX17615 blocks reverse current flow (from OUT to IN). The device offers internal thermal shutdown protection against excessive power dissipation.

## **Undervoltage Lockout (UVLO)**

Connect an external resistive potential divider to the UVLO pin as shown in the Typical Operating Circuit to adjust the UVLO rising threshold. Use the following equation to adjust the UVLO threshold. The recommended value of R1 is  $2.2M\Omega$ .

$$V_{UVLO} = V_{UVLOR} \times \left[1 + \frac{R_1}{R_2}\right]$$

where

V<sub>UVLOR</sub> is the UVLO rising threshold

V<sub>UVLO</sub> is the input supply voltage at which the device exits the UVLO condition

When the voltage on the UVLO pin rises above  $V_{UVLOR}$ , the MAX17615 exits Undervoltage Lockout (UVLO) condition and turns ON. The device enters UVLO condition and turns OFF when the voltage on UVLO pin falls below  $V_{UVLOF}$ . The device also has a 4.16V (typ) internal UVLO rising threshold. The external resistor divider based UVLO setting should not be set lower than the internal UVLO rising threshold.

The MAX17615 has an internal power ON reset (POR) sensed at the middle of Q1 and Q2 FETs. The device turns off the internal FETs Q1 and Q2 when the IN pin voltage is below the internal POR falling threshold of 3.5V (typ). The  $\overline{\text{UVOV}}$  pin is asserted high and the SETI pin is deactivated. When the IN pin voltage rises above the internal POR rising threshold of 3.7V (typ), the  $\overline{\text{UVOV}}$  pin is asserted low and the SETI pin is activated. The internal FETs Q1 and Q2 remain turned off. The device also implements an internal UVLO sensed at the IN pin. The Q1 FET is turned on when the IN voltage rises above the internal UVLO rising threshold of 4.16V (typ). The Q2 FET is turned on after 16ms (t<sub>DEB</sub>) from the instant IN voltage rises above the user defined external UVLO voltage rising threshold and the  $\overline{\text{UVOV}}$  pin is asserted high.

#### Overvoltage Lockout (OVLO)

Connect an external resistive potential divider to the OVLO pin as shown in the Typical Operating Circuits to adjust the OVLO rising threshold. Use the following equation to adjust the OVLO threshold. The recommended value of R3 is  $2.2M\Omega$ .

$$V_{\text{OVLO}} = V_{\text{OVLOR}} \times \left[1 + \frac{R_3}{R_4}\right]$$

where VOVI OR is the OVLO rising threshold

When the voltage on OVLO pin exceeds  $V_{OVLOR}$  for time equal to the overvoltage switch turn-off time ( $t_{OFF\_OVP}$ ), MAX17615 enters Overvoltage Lockout (OVLO) condition, turns OFF, and asserts  $\overline{UVOV}$  low. When the OVLO condition is removed, the device takes the overvoltage falling-edge debounce time ( $t_{DEB\_OVP}$ ) to start the switch turn-on process. The switch turns back on after switch turn-on time ( $t_{ON\_SWITCH}$ ) and  $\overline{UVOV}$  is asserted high. <u>Figure 1</u> depicts typical behavior in overvoltage condition.



Figure 1. Overvoltage-Fault Timing Diagram

### Input Voltage Reverse-Polarity Protection

The MAX17615 protects itself and downstream load circuits from accidental input voltage reverse-polarity conditions. In an input voltage reverse-polarity condition, the internal FETs remain off.

#### **Output Voltage Reverse-Polarity Protection**

The MAX17615 protects itself and input power supply connections from accidental output voltage reverse-polarity conditions. Reverse-polarity output voltage can appear across the OUT and GND pins due to miswiring of live load at the output terminals. If the device is enabled ( $V_{EN} > V_{IH}$ ), the current at OUT is limited according to the current limit set by R<sub>SETI</sub> resistor. If the device is in shutdown mode ( $V_{EN} < V_{IL}$ ), the OUT current is limited to 27µA (max).

#### **Input Debounce Protection**

The device features input debounce protection. The device starts operation (turns on the internal FETs) only if the input voltage is higher than UVLO threshold for a period greater than the debounce time (t<sub>DEB</sub>). The t<sub>DEB</sub> elapses only at power-up of the device. This feature is intended for applications where the EN signal is present when the power supply ramps up. <u>Figure 2</u> depicts a typical debounce timing diagram.



Figure 2. Debounce Timing Diagram

#### **Enable**

The MAX17615 is enabled or disabled through the EN pin by driving it above or below the EN threshold voltage; as such, the device can be used to turn power delivery to connected loads on or off using the EN pin. In Latch-Off Mode, toggling the EN pin for at least 15µs resets the fault condition and the device resumes operation. The EN pin is internally pulled up to 1.6V to have an always ON option when it is left open. Input debounce time (t<sub>DEB</sub>) is present when the device is turned on through the EN pin.

#### Setting the Current Limit/Threshold

Connect a resistor between SETI and GND to program the current-limit threshold in the device. Use the following equation to calculate current-limit setting resistor:

$$R_{SETI}(k\Omega) = \frac{300}{I_{LIM}(mA)}$$

where I<sub>I IM</sub> is the desired current limit in mA.

Do not use a  $R_{SETI}$  smaller than 1.2k $\Omega$ . <u>Table 1</u> shows current-limit thresholds for different resistor values.

The device features read-out of the current flowing into the IN pin. A current mirror with a ratio of C<sub>IRATIO</sub> is implemented using a current-sense auto-zero operational amplifier. The mirrored current flows out of the SETI pin into the external current-limit resistor. The voltage on the SETI pin provides information about the IN current with the following relationship:

$$I_{IN-OUT}(A) = \frac{V_{SETI}(V)}{R_{SETI}(k\Omega)}$$

If SETI is left unconnected,  $V_{SETI} \ge 1.5V$ . The Q2 FET is turned OFF and allows only a few  $\mu A$  current to flow due to internal circuitry. During startup, this causes the switches to remain off and  $\overline{FLAG}$  to assert after  $t_{BLANK}$  elapses. During Startup, if  $R_{SETI}$  is lower than  $350\Omega$ , the switches remain off and  $\overline{FLAG}$  asserts. For best damped measurement, the capacitance on the SETI pin should be limited to 10pF.

Table 1. Current-Limit Threshold vs. Resistor Values

| R <sub>SETI</sub> (kΩ) | CURRENT LIMIT (mA) |
|------------------------|--------------------|
| 30                     | 10                 |
| 12                     | 25                 |
| 6                      | 50                 |
| 3                      | 100                |
| 2                      | 150                |
| 1.5                    | 200                |
| 1.2                    | 250                |

#### **Current-Limit Type Select**

The CLMODE pin is used to program the overcurrent response of the device in one of the following three modes: Autoretry mode (CLMODE pin is left unconnected), Continuous mode (CLMODE pin is connected to GND), and Latch-off mode (a  $150k\Omega$  resistor is connected between CLMODE and GND).

#### **Autoretry Current Limit**

In autoretry current-limit mode, when current through the device reaches the current-limit threshold, the  $t_{BLANK}$  timer begins counting. The  $\overline{FLAG}$  pin asserts if the overcurrent condition is present for more than  $t_{BLANK}$ . The timer resets if the overcurrent condition resolves before  $t_{BLANK}$  has elapsed. If the device enters thermal shutdown mode, the output Q2 FET turns off and it turns back on after the junction temperature cools down by  $t_{J(HYS)}$ . The thermal cycling continues until  $t_{BLANK}$  elapses. A retry time delay ( $t_{RETRY}$ ) starts immediately after  $t_{BLANK}$  elapses. During the  $t_{RETRY}$  period, the switch remains off. Once  $t_{RETRY}$  has elapsed, the switch is turned back on again. If the fault still exists, the cycle is repeated and  $t_{RETRY}$  pin remains asserted. If the overcurrent condition is resolved, then the switch stays on.

The autoretry feature reduces system power in case of overcurrent or short-circuit conditions. When the switch is on during t<sub>BLANK</sub> time, the supply current is held at the current limit. During t<sub>RETRY</sub> time, there is no current through the switch. Thus, the average output current is much less than the programmed current limit. Calculate the average output current using the following equation:

$$I_{LOAD} = I_{LIM} \left[ \frac{t_{BLANK}}{t_{RETRY} + t_{BLANK}} \right]$$

With a 160ms (typ) t<sub>BLANK</sub> and 1200ms (typ) t<sub>RETRY</sub>, the duty cycle is 11.8%, resulting in a 88.2% power reduction compared to the switch being on the entire time. *Figure 3* depicts typical behavior in the autoretry current-limit mode.



Figure 3. Autoretry Fault-Timing Diagram

#### **Continuous Current Limit**

In continuous current-limit mode, when current through the device reaches the current limit threshold, the device limits output current to the programmed current limit. If the device enters thermal shutdown mode, the output Q2 FET turns off and it turns back on after the junction temperature cools down by  $T_{J(HYS)}$ . The  $\overline{FLAG}$  pin asserts if the overcurrent condition is present for a period more than  $t_{BLANK}$  and deasserts when the overcurrent condition is removed.  $\underline{Figure\ 4}$  depicts typical behavior in the continuous current-limit mode.



Figure 4. Continuous Fault-Timing Diagram

#### **Latch-Off Current Limit**

In latch-off current-limit mode, when current through the device reaches the current-limit threshold, the  $t_{BLANK}$  timer begins counting. The  $\overline{FLAG}$  pin asserts if an overcurrent condition is present for a period more than  $t_{BLANK}$ . The timer resets when the overcurrent condition disappears before  $t_{BLANK}$  has elapsed. If the device enters thermal shutdown mode, the output Q2 FET turns off and it turns back on after the junction temperature cools down by  $T_{J(HYS)}$ . The device turns off and stays off if the overcurrent condition continues beyond  $t_{BLANK}$ . To reset the device, either toggle the control logic (EN) or cycle the input voltage. Figure 5 depicts typical behavior in latch-off current-limit mode.



Figure 5. Latch-Off Fault-Timing Diagram

#### **Short Circuit Protection**

During a hard output short circuit event, the current through the device increases very rapidly. The device incorporates a fast-trip current comparator to limit the output short circuit peak current. The fast-trip current comparator turns off only the internal Q2 FET within 1 $\mu$ s ( $t_{DELAY1}$ ), when the current through the FET exceeds  $t_{OCP}$ . The  $t_{OCP}$  is internally set to 300mA above the set current limit. After a time delay 100 $\mu$ s ( $t_{DELAY2}$ ), the device turns back on and limits the output current to programmed current limit and operates as described in prior current limit mode sections. Figure 6 illustrates the behavior of the system when the current exceeds the  $t_{OCP}$  threshold.



Figure 6. Fast Overcurrent Trip Timing Diagram

#### **Reverse Current Protection**

The MAX17615 prevents reverse current flow from the OUT pin to the IN pin. Two different reverse-current features are implemented.

A slow reverse-current condition is detected if  $(V_{IN} - V_{OUT}) < V_{RIBS}$  is present during reverse current-blocking debounce blanking time ( $t_{DEBRIB}$ ). Only the input Q1 FET is turned off and the  $\overline{FLAG}$  pin is asserted while the output Q2 FET is kept on. During and after this time, the device monitors the voltage difference between the OUT and IN pins to determine whether the reverse current is still present. Once the reverse current condition has been removed, Q1 FET is turned back on and the  $\overline{FLAG}$  pin is deasserted. Q1 FET takes  $t_{Q1}_{ON}$  (~100µs) time to turn on.  $\underline{Figure\ 7}$  depicts typical behavior in slow reverse current conditions.

A fast reverse-current condition is detected if  $(V_{IN} - V_{OUT}) < V_{RIBF}$  is present during reverse current blocking fast response time ( $t_{RIB}$ ). Only the input Q1 FET is turned off and the  $\overline{FLAG}$  pin is asserted while the output Q2 FET is kept on. During and after this time, the device monitors the voltage difference between the OUT and IN pins to determine whether the reverse current is still present. Once the reverse current condition has been removed, Q1 FET is turned back on and the  $\overline{FLAG}$  pin is deasserted. Q1 FET takes  $t_{Q1}$  ON (~100µs) time to turn on. Figure 8 depicts typical behavior in fast reverse-current condition.

The device features two reverse-current thresholds with slow (<140µs) and fast (<150ns) response time for reverse current protection. The threshold for slow reverse protection is 11mV (typ), whereas it is 105mV (typ) for fast reverse. This feature results in robust operation in noisy environments, while still delivering fast protection under severe fault conditions such as input short-circuit or hot plug-in at the OUT pin.



Figure 7. Slow Reverse-Current Fault-Timing Diagram



Figure 8. Fast Reverse-Current Fault-Timing Diagram

#### **Fault Output**

The device features two open-drain fault outputs,  $\overline{\text{FLAG}}$  and  $\overline{\text{UVOV}}$ . They require external pullup resistors to a DC supply. The  $\overline{\text{FLAG}}$  pin goes low when any of the following conditions occur:

- · Overcurrent duration exceeds blanking time
- · Reverse-current is detected
- R<sub>SETI</sub> is less than 1kΩ (max)
- Reverse polarity on the OUT pin when the voltage on the IN pin is valid within the programmed UVLO and OVLO range

The UVOV fault output goes low when any of the following conditions occur:

- Input voltage falls below UVLO falling threshold
- Input voltage rises above OVLO rising threshold

During startup, the UVOV pin deasserts with a 16ms debounce time after the input voltage rises above the UVLO rising threshold.

#### Thermal Shutdown Protection

The device features a thermal shutdown function to protect itself against overheating. The device turns off when the junction temperature exceeds +160°C (typ). The device exits thermal shutdown and resumes normal operation after the junction temperature cools down by 28°C (typ).

## **Applications Information**

#### **IN Capacitor**

A 0.47µF capacitor from the IN pin to GND is recommended to hold input voltage steady during sudden load-current changes.

#### Hot Plug-In at IN Terminal

In many system powering applications, an input-filtering capacitor is required to lower radiated emissions and enhance ESD capability. In hot plug-in applications, parasitic cable inductance along with the input capacitor causes overshoot and ringing when a live power cable is connected to the input terminal. This effect causes the protection device to experience almost twice the applied voltage. A transient voltage suppressor (TVS) is often used in industrial applications to protect the system from these conditions. A TVS that is capable of limiting surge voltage to maximum 60V should be placed close to the input terminal for enhanced protection. The maximum tolerated slew rate at the IN pin is 100V/µs.

#### Input Hard Short to Ground

In many system applications, input short-circuit protection is required. The device detects reverse current entering at the OUT pin and flowing out of the IN pin, and turns off the internal FETs. The magnitude of the reverse current depends on the inductance of input circuitry and any capacitance installed near the IN pin.

The device can be damaged in case  $V_{IN}$  goes so negative that  $(V_{OUT} - V_{IN}) > 60V$ .

#### **OUT Capacitor**

The maximum capacitive load ( $C_{MAX}$  in  $\mu F$ ) that can be connected is a function of current-limit setting ( $I_{LIM}$  in mA), the blanking time ( $I_{BLANK}$  in ms), the input voltage ( $I_{LIM}$  in V), and the programmed current limit mode.

In autoretry and latch-off current limit modes, C<sub>MAX</sub> is calculated using the following relationship:

$$C_{MAX}(\mu F) = \frac{I_{LIM}(mA) \times t_{BLANK(TYP)}(ms)}{V_{IN}(V)}$$

For example, for  $V_{IN}$  = 24V,  $t_{BLANK}$  (typ) = 160ms, and  $t_{LIM}$  = 250mA,  $t_{CMAX}$  is 1667 $\mu$ F.

In autoretry and latch-off current limit modes, output capacitor values in excess of  $C_{MAX}$  can trigger false overcurrent conditions. Note that the above expression assumes no load current is drawn. Any load current drawn would offset the capacitor charging current, which results in a longer charging period and thus the possibility of false overcurrent condition. Also, depending on the operating temperature and thermal impedance characteristics of the application PCB, the junction temperature might reach the thermal shutdown threshold  $(T_J)$  which causes the device to turn off the output Q2 FET and it turns back on after the junction temperature cools down by  $T_{J(HYS)}$ . In autoretry current limit mode, the thermal cycling continues until  $t_{BLANK}$  expires.  $t_{RETRY}$  starts immediately after  $t_{BLANK}$  elapses. During  $t_{RETRY}$  period, the switch remains off. Once  $t_{RETRY}$  has elapsed, the switch is turned back on again and continues charging the output capacitor. In latch-off current limit mode, the thermal cycling continues until  $t_{BLANK}$  expires. The device turns off and stays off until EN or input power is cycled.

In continuous current limit mode, larger output capacitors can be charged. Depending on the operating temperature and thermal impedance characteristics of the application PCB, if the junction temperature reaches the thermal shutdown threshold (T<sub>J</sub>), the device operates in a cyclical manner with an operating junction temperature between the thermal shutdown hysteresis limits. Thus, continuous operation allows a large output capacitor to be charged.

#### Hot Plug-In at OUT Terminal

In some applications, there might be a possibility of applying a positive or negative external voltage at the OUT terminal of the device, with or without the presence of an input voltage. During these conditions, the device detects any reverse current entering at the OUT pin and flowing out of the IN pin and turns off the internal FETs. Parasitic cable inductance along with input and output capacitors cause overshoot and ringing when an external voltage is applied at the OUT terminal. This causes the protection device to see up to twice the applied voltage, which can damage the device. It is recommended to use voltage clamps such that the voltages at the pins do not exceed the <u>Absolute Maximum Ratings</u>. The maximum tolerated slew rate at OUT pin is 100V/µs.

#### **OUT Clamping Diode for Inductive Hard Short to Ground**

In applications that require protection from a sudden short to ground with an inductive load or a long cable, an output clamp is recommended. This clamp can be implemented with a TVS and a diode as shown in the <u>Typical Application</u> <u>Circuit</u>. This clamp is required to limit negative voltage spikes on the OUT pin due to the inductive kickback during an output shortcircuit event.

#### **Layout and Thermal Dissipation**

To optimize the switch response time to output short-circuit conditions, it is very important to keep all traces as short as possible to reduce the effect of undesirable parasitic inductance. Place input and output capacitors as close as possible to the device (no more than 5mm). IN and OUT must be connected with short, wide traces to the power bus. During normal operation, the power dissipation is small and the package temperature change is minimal.

Power dissipation under steady-state normal operation is calculated as:

$$P_{(SS)} = I_{OUT}^2 \times R_{ON}$$

See the <u>Electrical Characteristics</u> table and <u>Typical Operating Characteristics</u> for R<sub>ON</sub> values at various operating temperatures.

If the output is continuously shorted to ground, the power dissipation is calculated as:

$$P = I_{OUT} \times V_{IN}$$

Attention must be given since the power dissipation during a short circuit fault condition can cause the device to reach the thermal-shutdown threshold. Thermal vias from the exposed pad to the ground plane are highly recommended to increase the system thermal capacitance while reducing the thermal resistance to the ambient.

In autoretry current-limit mode, the average power dissipation in the device is reduced as the device turns off during treetry period. Power dissipation in the device is calculated using the following equation:

$$P_{(AVG)} = \frac{v_{IN} \times I_{OUT} \times t_{BLANK}}{t_{RETRY} + t_{BLANK}}$$

#### **ESD Protection**

The device is specified for  $\pm 15$ kV (Human body model (HBM) electrostatic discharge (ESD) model) ESD on IN when IN is bypassed to ground with a  $0.47\mu$ F, low-ESR ceramic capacitor. No capacitor is required for  $\pm 2$ kV (HBM) (typ) ESD on IN. All the pins have a  $\pm 2$ kV (HBM) typical ESD protection. <u>Figure 9</u> shows the HBM, and <u>Figure 10</u> shows the current waveform it generates when discharged into low impedance. This model consists of a 100pF capacitor charged to the ESD voltage of interest, which is then discharged into the device through a 1.5k $\Omega$  resistor.



Figure 9. Human Body ESD Test Model



Figure 10. Human Body Current Waveform

# **Typical Application Circuit**



# **Ordering Information**

| PART          | TEMP RANGE      | PIN PACKAGE |
|---------------|-----------------|-------------|
| MAX17615ATB+  | -40°C to +125°C | 10 TDFN-EP* |
| MAX17615ATB+T | -40°C to +125°C | 10 TDFN-EP* |

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package.

T = tape and reel.

\*EP = Exposed Pad

# **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION              | PAGES<br>CHANGED |
|--------------------|------------------|--------------------------|------------------|
| 0                  | 8/22             | Release for Market Intro | _                |

www.analog.com