# FDC 92C38/92C38BT **PRELIMINARY** # CMOS Floppy Disk Data Separator and Clock Generator ## **FEATURES** - High Performance Digital Data Separator with Synthetic Oscillator and Phase Lock Loop for industry standard FDC 765A and FDC 7265 - Performs complete data separation function for floppy disk drives - Eliminates all adjustments normally associated with high performance data separators - ☐ Compatible with 3.5", 5.25" and 8" drives and data rates up to 500 KBs - ☐ Internal Crystal Oscillator Circuit provides all clocks required by FDC 765A and FDC 7265 - ☐ Fabricated in power saving CMOS - ☐ 16-Bit half Cell Divide Algorithm greatly improves performance over conventional digital designs - ☐ Single + 5 Volt supply - ☐ Fully TTL compatible ### PIN CONFIGURATION ### **FUNCTIONAL DESCRIPTION** The FDC 92C38 is a CMOS integrated circuit designed to complement the FDC 765A (8272A) or the FDC 7265 floppy disk controller. It incorporates a high performance, synthetic phase locked loop digital data separator and clock generator in one 0.3 inch wide 14 pin package. The use of a high performance synthetic phase locked loop data separator allows the system designer to replace (without sacrificing performance) a costly and board consuming analog data separator (and the tuning normally required with an analog design) with a cost effective, single chip digital circuit. The FDC 92C38 is available in four versions: the FDC 92C38/T which is intended for disk transfer rates up to 250 kilobits per second and the FDC 92C38B/T is intended for disk transfer rates up to 500 kilobits per second. #### **DESCRIPTION OF PIN FUNCTIONS** | PIN NO. | SYMBOL | I/O | DESCRIPTION | |---------|----------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | V <sub>∞</sub> | 1 | This pin MUST be tied to $V_{\infty}$ . | | 2,3 | CD₀,CD, | I | These inputs select the appropriate internal clock divisor for the data rate of the disk data, the CLK output to the FDC and the WCLK output to the FDC. Refer to Table 1. | | 4 | SEPCLK | 0 | A Square wave window clock signal output derived from the DSKD input. | | 5 | SEPD | 0 | This output is the regenerated data pulse derived from the raw data input (DSKD). To insure complete compatibility with the FDC 765A and FDC 7265, this output is positive going. | | 6 | CLK | 0 | This output provides the clock signal for the FDC 765A or FDC 7265. | | 7 | WCLK | 0 | This output provides the write clock signal for the FDC 765A or FDC 7265. | | 8 | GND, | | Ground | | 9 | XTAL,/CLKIN | I | This input is for direct connection to an 8 or 16 MHz single-<br>phase TTL level clock, or one lead from an 8 or 16 MHz<br>crystal. | | 10 | GND₂ | i | This pin must be tied to ground. | | 11 | XTAL₂ | ı | In the FDC 92C38 and FDC 92C38B, the second lead from an 8 or 16 MHz crystal is connected to this pin. In the FDC 92C38T and FDC 92C38BT, this pin should be left floating. | | 12 | NC | | No connection should be made to this pin. | | 13 | V <sub>∞</sub> | I | + 5 Volts | | 14 | DSKD | ı | This input is the raw read data received from the drive. (This input is active low.) | #### **OPERATION** The high performance digital data separator incorporated in the FDC 92C38 will accept data from the floppy disk drive at 125 KHz, 250 KHz, or 500 KHz data rates and output the appropriate regenerated clock and data signals. The heart of the digital floppy disk data separator section is a synthetic oscillator phase locked loop. One half-bit cell of the incoming data stream corresponds to one cycle of the synthetic oscillator. Each oscillator cycle consists nominally of 16 phase slices. The circuit, therefore, needs a phase slice clock with a frequency of 16 times the half-bit cell time. Detection of an input pulse away from the center of its half-bit "slot" causes a phase correction to be applied to the synthetic oscillator, bringing the center of the half-bit slot closer to the pulse. The end-of-cycle signal from the synthetic oscillator defines the derived clock waveform and the duration of each half-bit slot. If there is a flux transition during the half-bit slot, it is remembered and used to regenerate the data waveform pulses immediately following the end-of-cycle. A short history of input pulse detections (which induce phase corrections by the FDC 92C38) is kept. This history is used to allow subsequent phase corrections to request upward or downward changes in center frequency, and helps compensate for drive speed variations. This, along with separate short term and long term correction algorithms, assures accurate floppy disk data separation. ### MAXIMUM GUARANTEED RATINGS | Operating Temperature Range | 0°C to + 70°C | |----------------------------------------------------------|------------------| | Storage Temperature Range | -55°C to + 150°C | | Storage Temperature Hange | + 300.0€ | | Lead Temperature (soldering, 10 sec.) | | | Positive Voltage on any I/O Pin, with respect to ground | VCC + U.UV | | Negative Voltage on any I/O Pin, with respect to ground | 0.3V | | Negative Voltage on any 1/0 Firs, with respect to ground | + 7V | | Maximum V <sub>cc</sub> | 0.25\/\ | | Power Dissipation | 0.2311 | Stresses above those listed may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other condition above those indicated in the operational sections of this specification is not implied. NOTE: When powering this device from laboratory or system power supplies, it is important that the Absolute Maximum Ratings not be exceeded or device failure can result. Some power supplies exhibit voltage spikes or "glitches" on their outputs when the AC power is switched on and off. In addition, voltage transients on the AC power line may appear on the DC output. ## ELECTRICAL CHARACTERISTICS ( $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $V_{cc} = +5V \pm 5\%$ ) | PARAMETER | MIN | TYP | MAX | UNIT | CONDITION CONDITION | |------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----------|-----------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DC CHARACTERISTICS<br>INPUT VOLTAGE<br>Low (V <sub>IL</sub> )<br>High (V <sub>IH</sub> ) | -0.3<br>2.0 | | 0.8<br>V∞ | ٧ | Except XTAL/CLKIN | | XTAL/CLKIN INPUT VOLTAGE Low (V <sub>II</sub> ) High (V <sub>II</sub> ) | -0.3<br>3.2 | | 1.5<br>V <sub>∞</sub> | V | | | OUTPUT VOLTAGE Low ( $V_{OL}$ ) High ( $V_{OH}$ ) | 2.4 | | 0.4 | V | $\begin{array}{l} L_{\text{OL}}=1.6~\text{ma, except CLK} \\ L_{\text{OL}}=0.4~\text{ma, CLK only} \\ L_{\text{OH}}=-100\mu\text{a, except CLK} \\ L_{\text{OH}}=-400\mu\text{a, CLK only} \end{array}$ | | POWER SUPPLY CURRENT | | TBD | | | | | INPUT LEAKAGE CURRENT | | TBD | | | | | INPUT CAPACITANCE<br>C <sub>IN</sub> | | TBD | | | | | AC ELECTRICAL<br>CHARACTERISTICS | (All times assume XTAL/CLKIN = 16 MHz unless otherwise specified) | | | | | | CLKIN Frequency | 3.95<br>3.95 | 16<br>8.0 | 16.2<br>8.1 | MHz<br>MHz | FDC 92C38B/BT<br>FDC 92C38/T | | CLKiN Duty Cycle | 40 | | 60 | % | | | Тськон | 90 | 125 | 140 | ns | | | | XTAL | Inp<br>CD, | uts<br>CD。 | DISK<br>DATA RATE | CLK | WCLK | ENCODING | |---|------------------------------------------------------------------|-----------------------|---------------|-----------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------|-------------------------------------| | - | 16MHz<br>16MHz<br>16MHz<br>16MHz<br>8MHz<br>8MHz<br>8MHz<br>8MHz | 0<br>1<br>0<br>1<br>0 | 0 0 1 1 0 0 1 | 250KHz<br>500KHz<br>125KHz<br>250KHz<br>125KHz<br>250KHz<br>Not | 8MHz<br>8MHz<br>4MHz<br>4MHz<br>4MHz<br>4MHz<br>Used<br>Used | 500KHz<br>1MHz<br>250KHz<br>500KHz<br>250KHz<br>500KHz | FM<br>MFM<br>FM<br>MFM<br>FM<br>MFM | | | 8MHz | - 1 | 1 | INOL | USEU | | | TABLE 1 36 Martus Blvd., Hauspoouge, N. Y. 11788 (616) 273-3100 • TWX-510-227-8888 Circuit diagrams utilizing SMC products are included as a means of illustrating typical semiconductor applications: consequently complete Information sufficient for construction purposes is not necessarily given. The information has been carefully checked and is believed to be entirely reliable. However, no responsibility is assumed for inaccuracies. Furthermore, such information does not convey to the purchaser of the semiconductor devices described any license under the patent rights of SMC or others. SMC reserves the right to make changes at any time in order to improve design and supply the best product possible.