# High-Efficiency 3A, 24V Input Synchronous Step Down Converter #### **Features** - Low R<sub>DS(ON)</sub> for internal switches (top/bottom) 80mΩ/40mΩ, 3.0A - 4.5-24V input voltage range - High-Efficiency Synchronous-Mode - Internal soft start limits the inrush current - Over Current protection - Thermal shutdown - Available in TSOT23-6 packages # and is ava - Portable Navigation Device - Set Top Box **Applications** - Portable TV - LCD TV #### **Descriptions** The DIO6971 is high-efficiency, high frequency synchronous step-down DC-DC regulator ICs capable of delivering up to 3A output currents. The DIO6971 family operate over a wide input voltage range from 4.5V to 24V and integrate main switch and synchronous switch with very low RDS(ON) to minimize the conduction loss. The COT architecture with Pseudo fixed switching frequency operation provides fast transient response and eases loop stabilization. Protection features include over-current protection and thermal shutdown. The DIO6971 requires a minimal number of readily-available, standard, external components and is available in a space-saving TSOT23-6 package. #### **Function Block** ## **Ordering Information** | Order Part<br>Number | Top Marking | | TA | Package | | |----------------------|-------------|-------|-------------|----------|-------------------| | DIO6971TST6 | 71YW | Green | -40 to 85°C | TSOT23-6 | Tape & Reel, 3000 | # **Pin Assignments** TSOT23-6 Figure 1 Pin Assignment (Top View) ## **Pin Definitions** | Pin Name | Description | | |----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | GND | Power Ground | | | SW | Inductor pin. Connect this pin to the switching node of inductor. | | | VIN | Power Input | | | FB | Output Feedback Pin. Connect this pin to the center point of the output resistor divider (as shown in Figure 1) to program the output voltage: Vout=0.8*(1+R1/R2).Add optional C2 (10pF~47pF) to speed up the transient response. | | | EN | Enable control. Pull high to turn on. Do not float. | | | BS | Bootstrap. Connect a capacitor and a resistor between SW and BS pins to form a floating supply across the high-side switch driver. Recommend to use 0.1µF BS capacitor. | | ## **Absolute Maximum Ratings** Stresses beyond those listed under "Absolute Maximum Rating" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other condition beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maxim rating conditions for extended periods may affect device reliability. | Parameter | | | Rating | Unit | | |---------------------------------------------------------------------|-----------------|--|----------------------|------|--| | Supply Voltage (V+ - V-) | | | 28 | V | | | EN, SW Voltage | | | V <sub>IN</sub> +0.3 | V | | | FB Voltage | | | 6 | V | | | BS Voltage | | | SW+6 | V | | | Power Dissipation, P <sub>D</sub> @ T <sub>A</sub> = 25°C, TSOT23-6 | | | 1 | W | | | Package Thermal Pacietanes | ΘJA | | 100 | °CAN | | | Package Thermal Resistance | Θ <sub>JC</sub> | | 11.2 | °C/W | | | Storage Temperature Range | | | -65 to 150 | °C | | | Junction Temperature Range | | | 150 | °C | | | Lead Temperature Range | | | 260 | °C | | | LIBM ECD JECDOS A444 | VIN Pin | | ±1.5 | 147 | | | HBM ESD, JESD22-A114 | Other Pins | | ±2 | - kV | | # **Recommend Operating Conditions** The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended Operating conditions are specified to ensure optimal performance to the datasheet specifications. DIOO does not Recommend exceeding them or designing to Absolute Maximum Ratings. | Parameter | Rating | Unit | | | |----------------------------|------------|------|--|--| | Supply Voltage | 4.5 to 24 | V | | | | Junction Temperature Range | -40 to 125 | °C | | | | Ambient Temperature Range | -40 to 85 | °C | | | ## **Electrical Characteristics** $V_{\text{IN}} = 12 \text{V}, \, V_{\text{OUT}} = 1.2 \text{V}, \, \text{L} = 2.2 \mu \text{H}, \, C_{\text{OUT}} = 47 \mu \text{F}, \, \text{T}_{\text{A}} = 25 ^{\circ} \text{C}, \, \text{I}_{\text{OUT}} = 1 \text{A} \, \text{unless otherwise specified}.$ | Symbol | Parameter | Test Conditions | Min | Тур | Max | Unit | |---------------------|-----------------------------------------------------------|--------------------------------------------------------------|-------|-----|-------|------| | V <sub>IN</sub> | Input Voltage Range | | 4.5 | | 24 | V | | IQ | Quiescent Current | I <sub>OUT</sub> =0, V <sub>FB</sub> =V <sub>REF</sub> ·105% | | 140 | | μА | | I <sub>SHDN</sub> | Shutdown Current | EN=0 | | 5 | 10 | μΑ | | V <sub>REF</sub> | Feedback Reference Voltage | | 0.788 | 0.8 | 0.812 | V | | I <sub>FB</sub> | FB Input Current | V <sub>FB</sub> =3.3V | -50 | | 50 | nA | | R <sub>DS(ON)</sub> | Top FET Ron | | | 80 | | mΩ | | R <sub>DS(ON)</sub> | Bottom FET R <sub>ON</sub> | | | 40 | | mΩ | | I <sub>LIM</sub> | Low side power FET current limit | | 3.0 | 4.0 | | Α | | V <sub>ENH</sub> | EN Rising Threshold | | 1.5 | | | V | | V <sub>ENL</sub> | EN Falling Threshold | | | | 0.4 | V | | V <sub>UVLO</sub> | V <sub>IN</sub> Under-Voltage Unlock<br>Threshold, Rising | | | | 4.45 | V | | f <sub>SW</sub> | Switching Frequency | | | 500 | | kHz | | | Min ON Time | | | 40 | | ns | | | Min OFF Time | | | 180 | | ns | | T <sub>SS</sub> | Soft Start Time | | | 1 | | ms | | T <sub>SD</sub> | Thermal Shutdown Temperature | | | 148 | | °C | | T <sub>HYS</sub> | Thermal Shutdown Hysteresis | | | 20 | | °C | Specifications subject to change without notice. ## **Application Information** DIO6971 is a synchronous buck regulator IC that integrates the COT control, top and bottom switches on the same die to minimize the switching transition loss and conduction loss. With ultra low R<sub>DS(ON)</sub> power switches and proprietary COT control, this regulator IC can achieve the highest efficiency and the highest switch frequency simultaneously to minimize the external inductor and capacitor size, and thus achieving the minimum solution footprint. Because of the high integration in the DIO6971 IC, the application circuit based on this regulator IC is rather simple. Only input capacitor C<sub>IN</sub>, output capacitor C<sub>OUT</sub>, output inductor L and feedback resistors (R1 and R2) need to be selected for the targeted applications specifications. #### Feedback resistor dividers R1 and R2 Choose R1 and R2 to program the proper output voltage. To minimize the power consumption under light loads, it is desirable to choose large resistance values for both R1 and R2. A value of between 10k and 1M is highly recommended for both resistors. If V<sub>OUT</sub> is 3.3V, R1=40.2k is chosen, then R2 can be calculated to be 13k. $$R_2 = \frac{0.8V}{V_{OUT} - 0.8V} R_1$$ #### Input capacitor CIN This ripple current through input capacitor is calculated as: $$I_{CIN\_RMS} = I_{OUT} \cdot \sqrt{D(1-D)}$$ This formula has a maximum at $V_{IN}=2V_{OUT}$ condition, where $I_{CIN\_RMS}=I_{OUT}/2$ . This simple worst-case condition is commonly used for DC/DC design. To minimize the potential noise problem, place a typical X5R or better grade ceramic capacitor really close to the IN and GND pins. Care should be taken to minimize the loop area formed by C<sub>IN</sub>, and IN/GND pins. In this case, a 10µF low ESR ceramic capacitor is recommended. #### Output capacitor Cout The output capacitor is selected to handle the output ripple noise requirements. Both steady state ripple and transient requirements must be taken into consideration when selecting this capacitor. For the best performance, it is recommended to use X5R or better grade ceramic capacitor greater than 22µF capacitance. #### Output inductor L: There are several considerations in choosing this inductor. 1) Choose the inductance to provide the desired ripple current. It is suggested to choose the ripple current to be about 40% of the maximum output current. The inductance is calculated as: $$L = \frac{Vout(1 - Vout / V_{IN, MAX})}{F_{SW} \times Iout, MAX} \times 40\%$$ where Fsw is the switching frequency and I<sub>OUT,MAX</sub> is the maximum load current. The DIO6971 regulator IC is quite tolerant of different ripple current amplitude. Consequently, the final choice of inductance can be slightly off the calculation value without significantly impacting the performance. The saturation current rating of the inductor must be selected to be greater than the peak inductor current under full load conditions. $$I_{SAT,MIN} > I_{OUT,MAX} + \frac{V_{OUT}(1 - V_{OUT}/V_{IN,MAX})}{2 \cdot F_{SW} \cdot L}$$ 3) The DCR of the inductor and the core loss at the switching frequency must be low enough to achieve the desired efficiency requirement. It is desirable to choose an inductor with DCR<50mΩ to achieve a good overall efficiency. #### DIO6971 Recommended Table: | V <sub>OUT</sub> (V) | R1(kΩ) | R2(kΩ) | C2(pF) | L1/ Partnumber | |----------------------|--------|--------|-------------|--------------------------------------| | 1 | 10 | 40 | Null | 2.2µH/ SWPA6045S2R2NT (VLP6045-2R2M) | | 1.2 | 20.5 | 41.2 | Null | 2.2µH/ SWPA6045S2R2NT (VLP6045-2R2M) | | 1.8 | 40.2 | 32.4 | Null | 3.3µH/ SWPA8040S3R3NT (VLP6045-3R3M) | | 2.5 | 40.2 | 19.1 | Null | 3.3µH/ SWPA8040S3R3NT (VLP6045-3R3M) | | 3.3 | 40.2 | 13 | 22 (option) | 4.7μH/ SWPA8040S4R7NT (CDRH8D43-4R7) | | 5 | 40.2 | 7.68 | 22 (option) | 6.8µH/ SWPA8040S6R8MT (CDRH8D43-6R8) | #### Layout Design: The layout design of DIO6971 regulator is relatively simple. For the best efficiency and minimum noise problems, we should place the following components close to the IC: C<sub>IN</sub>, L, R1 and R2. - 1) It is desirable to maximize the PCB copper area connecting to GND pin to achieve the best thermal and noise performance. If the board space allowed, a ground plane is highly desirable. - 2) C<sub>IN</sub> must be close to Pins IN and GND. The loop area formed by C<sub>IN</sub> and GND must be minimized. - 3) The PCB copper area associated with SW pin must be minimized to avoid the potential noise problem. - 4) The components R1 and R2, and the trace connecting to the FB pin must NOT be adjacent to the SW net on the PCB layout to avoid the noise problem. - 5) If the system chip interfacing with the EN pin has a high impedance state at shutdown mode and the IN pin is connected directly to a power source such as a Li-Ion battery, it is desirable to add a pull down 1MΩ resistor between the EN and GND pins to prevent the noise from falsely turning on the regulator at shutdown mode. #### **CONTACT US** **D**ioo is a professional design and sales corporation for high-quality and performance analog semiconductors. The company focuses on industry markets, such as, cell phone, handheld products, laptop, and medical equipment and so on. Dioo's product families include analog signal processing and amplifying, LED drivers and charger IC. Go to <a href="http://www.dioo.com">http://www.dioo.com</a> for a complete list of Dioo product families. For additional product information, or full datasheet, please contact with our Sales Department or Representatives.