

#### **General Descriptions**

The NR421A is Synchronous Rectification buck regulator ICs integrates PowerMOSFETs. With the current mode control, low ESR capacitors such as ceramic capacitors can be used. It has achieved a high efficiency by the synchronous rectification system. The ICs have protection functions such as Over-Current Protection (OCP), Under-Voltage Lockout (UVLO) and Thermal Shutdown (TSD). Soft starting time can be set up by selecting an external capacitor value. The ON/OFF pin (EN Pin) turns the regulator ON/OFF. The NR421A is available in an 8-pin HSOP package with an exposed thermal pad on the back side.

#### **Features & Benefits**

- For excellent heat dissipation, HSOP8 package with the heat-slug is adopted.
- Current mode PWM control
- Up to 94% efficiency
- Stable with low ESR ceramic output capacitors
- Built-in protection function Drooping type Over Current Protection (OCP) with Auto-restart Thermal Shutdown (TSD) with Auto-restart Under Voltage Lockout(UVLO)
- By the internal Phase Compensation, external component count reduction
- · Adjustable Soft-Start with an external capacitor
- Output ON/OFF function (Enable)

#### **Basic Circuit Connection**



NR421A

#### Package

- HSOP8
  - Thermally enhanced 8-Pin package



\*Image: Not to scale

#### **Electrical Characteristics**

- Input voltage range  $V_{IN} = 4.5$  to 18V
- Output voltage range  $V_0=0.8V$  to 14V
- Operation Frequency F<sub>sw</sub>= 350kHz Fixed

### Applications

- LCD-TV
- Blu-ray
- Power supply for digital consumer

# CONTENTS

| General Descriptions                                                                                                                                                                                                                                                                        | 1                                                                         |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|
| <ol> <li>Electrical Characteristics</li></ol>                                                                                                                                                                                                                                               | 3<br>3<br>4                                                               |
| <ol> <li>Block Diagram &amp; Pin Functions</li> <li>Block Diagram</li> <li>2.2 Pin Asignments &amp; Functions</li> </ol>                                                                                                                                                                    | 5<br>6                                                                    |
| 3. Typical Application Circuit                                                                                                                                                                                                                                                              | -7                                                                        |
| 4. Allowable package power dissipation                                                                                                                                                                                                                                                      | 7                                                                         |
| <ol> <li>5. Package Outline</li> <li>5.1 Outline, Size</li> </ol>                                                                                                                                                                                                                           | 9<br>9                                                                    |
| 6. Marking                                                                                                                                                                                                                                                                                  | · 10                                                                      |
| <ul> <li>7. Operational Descriptions</li></ul>                                                                                                                                                                                                                                              | <ul> <li>11</li> <li>11</li> <li>12</li> <li>13</li> <li>15</li> </ul>    |
| 7.5 Thermal Shutdown (TSD)                                                                                                                                                                                                                                                                  | • 15                                                                      |
| 8. Design Notes                                                                                                                                                                                                                                                                             | · 16                                                                      |
| 8.1.1 Inductor L1                                                                                                                                                                                                                                                                           | · 16                                                                      |
| 8.1.2 Input Capacitor C <sub>IN</sub>                                                                                                                                                                                                                                                       | · 19                                                                      |
| 8.1.3 Output Capacitor C <sub>0</sub>                                                                                                                                                                                                                                                       | · 19                                                                      |
| 8.1.4 Output Voltage Setup Resistor R <sub>FB1</sub> & R <sub>FB2</sub>                                                                                                                                                                                                                     | · 21                                                                      |
| 8.1.6 Free-wheeling diade D1 (option)                                                                                                                                                                                                                                                       | · 23                                                                      |
| 8.2 Pattern Design                                                                                                                                                                                                                                                                          | - 24                                                                      |
| 8.2.1 Input / Output Canacitors(Cpy Co)                                                                                                                                                                                                                                                     | . 24                                                                      |
| (CIN,CO)                                                                                                                                                                                                                                                                                    |                                                                           |
| 8.2.2 PCB Layout & Recommended Land Pattern                                                                                                                                                                                                                                                 | · 25                                                                      |
| 8.2.2 PCB Layout & Recommended Land Pattern                                                                                                                                                                                                                                                 | · 25<br>· 27                                                              |
| 8.2.2       PCB Layout & Recommended Land Pattern         8.3       Applied Design         8.3.1       Spike Noise Reduction(1)         8.3.2       Spike Noise Reduction(2)                                                                                                                | - 25<br>- 27<br>- 27<br>- 27                                              |
| 8.2.2       PCB Layout & Recommended Land Pattern         8.3       Applied Design         8.3.1       Spike Noise Reduction(1)         8.3.2       Spike Noise Reduction(2)         8.3.3       Attention about the insertion of the head-core                                             | - 25<br>- 27<br>- 27<br>- 27<br>- 27<br>- 27                              |
| 8.2.2       PCB Layout & Recommended Land Pattern         8.3       Applied Design         8.3.1       Spike Noise Reduction(1)         8.3.2       Spike Noise Reduction(2)         8.3.3       Attention about the insertion of the bead-core         8.3.4       Reverse Bias Protection | - 25<br>- 27<br>- 27<br>- 27<br>- 27<br>- 28<br>- 28<br>- 28              |
| <ul> <li>8.2.2 PCB Layout &amp; Recommended Land Pattern</li></ul>                                                                                                                                                                                                                          | - 25<br>- 27<br>- 27<br>- 27<br>- 27<br>- 28<br>- 28<br>- 28              |
| <ul> <li>8.2.2 PCB Layout &amp; Recommended Land Pattern</li></ul>                                                                                                                                                                                                                          | -25<br>-27<br>-27<br>-27<br>-28<br>-28<br>-28<br>-28<br>-29<br>-31<br>-31 |

### 1. Electrical Characteristics

#### 1.1 Absolute Maximum Ratings

- The polarity value for current specifies a sink as "+" and a source as "-", referencing the IC.
- Ta=25°C, unless otherwise noted.

| Parameter                                       |     | Symbol             | Ratings      | Units | Conditions                                                                                       |
|-------------------------------------------------|-----|--------------------|--------------|-------|--------------------------------------------------------------------------------------------------|
| DC input voltage                                |     | V <sub>IN</sub>    | -0.3 to 20   | V     |                                                                                                  |
| BS terminal voltage                             |     | V <sub>BS</sub>    | -0.3 to 25.5 | V     | È                                                                                                |
| BS to SW voltage                                |     | V <sub>PC CW</sub> | -0.3 to 6.0  | V     | DC                                                                                               |
|                                                 |     | , B2-2 M           | 7.5          | V     | * Pulse Width Limitation $\leq 30[ns]$                                                           |
|                                                 |     |                    | -1 to 20     |       | DC                                                                                               |
| SW terminal voltage                             |     | V <sub>SW</sub>    | -2 to 20     | V     | * Pulse Width Limitation $\leq 100[ns]$                                                          |
|                                                 |     |                    | -4 to 20     |       | * Pulse Width Limitation $\leq 10[ns]$                                                           |
| FB terminal voltage                             |     | V <sub>FB</sub>    | -0.3 to 5.5  | V     |                                                                                                  |
| EN terminal voltage                             |     | V <sub>EN</sub>    | -0.3 to20    | V     |                                                                                                  |
| SS terminal voltage                             |     | V <sub>ss</sub>    | -0.3 to 3.5  | V     |                                                                                                  |
| Power dissipation                               | (1) | P <sub>D</sub>     | 2.97         | W     | Glass-epoxy board mounting in a 40×40mm.<br>* The implementation in our Demo- Board,<br>Tj=150°C |
| Junction temperature                            | (2) | T <sub>J</sub>     | -40 to 150   | °C    |                                                                                                  |
| Storage temperature                             |     | T <sub>stg</sub>   | -40 to 150   | °C    |                                                                                                  |
| Thermal resistance (Junction to GND Lead)       |     | θ <sub>JP</sub>    | 11           | °C /W |                                                                                                  |
| Thermal resistance (Junction to<br>Ambient air) |     | $\theta_{JA}$      | 42           | °C /W | Glass-epoxy board mounting in a 40×40mm.<br>* The implementation in our Demo- Board.             |

<sup>(1)</sup>Limited by thermal shutdown.

<sup>(2)</sup> The temperature detection of thermal shutdown is about 165°C.

# 1.2 Recommended Operating Conditions

Operating IC in recommended operating conditions is required for normal operating of circuit functions shown in the electrical characteristics.

| Denserator                    |            | 0              | Rat               | ings | I In it a | Contribution |  |
|-------------------------------|------------|----------------|-------------------|------|-----------|--------------|--|
| Parameter                     |            | Symbol         | MIN               | MAX  | Units     | Conditions   |  |
| DC input voltage range        | (3)        | $V_{IN}$       | V <sub>0</sub> +3 | 18   | V         |              |  |
| DC output voltage range       |            | Vo             | 0.8               | 14   | V         |              |  |
| DC output current range       | (4)<br>(5) | I <sub>O</sub> | 0                 | 3.0  | А         |              |  |
| Operating ambient temperature | (5)        | Та             | -40               | 85   | °C        |              |  |

<sup>(3)</sup> The minimum value of input voltage is taken as the larger one of either 4.5V or  $V_0$  +3V.

In the case of  $V_{IN}=V_O+1$  to  $V_O+3V$ , it is set to  $I_O = Max. 2A$ .

<sup>(4)</sup> Refer to typical Application Circuit (Fig3-1).

<sup>(5)</sup> To be used within the allowable package power dissipation characteristics (Fig4-1).

#### **1.3 Electrical Characteristics**

- The polarity value for current specifies a sink as "+" and a source as "-", referencing the IC.
- Ta=25°C, unless otherwise noted.

| Parameter                                           |                                     |                  | Symbol                      | MIN   | Ratings<br>MIN TYP MAX |     | Units                      | Test conditions                                           |
|-----------------------------------------------------|-------------------------------------|------------------|-----------------------------|-------|------------------------|-----|----------------------------|-----------------------------------------------------------|
| Reference voltage                                   |                                     | V <sub>REF</sub> | 0.784                       | 0.800 | 0.816                  | V   | $V_{IN} = 12V, I_o = 0.1A$ |                                                           |
| Reference coefficient                               | voltage temperature                 |                  | $\Delta V_{REF} / \Delta T$ | _     | ±0.05                  | _   | mV/°C                      | $V_{IN} = 12V, I_o = 1.0A$<br>-40°C to +85°C              |
| Switching                                           | frequency                           |                  | fsw                         | 280   | 350                    | 420 | kHz                        | VIN=12V, Vo=3.3V,<br>Io=1A                                |
| Line regul                                          | ation                               | (5)              | $V_{\text{Line}}$           | _     | 50                     | _   | mV                         | VIN= 6.3V to 18V,<br>Vo=3.3V, Io=1A                       |
| Load regu                                           | lation                              | (5)              | V <sub>Load</sub>           | _     | 50                     | _   | mV                         | VIN=12V, Vo=3.3V,<br>Io=0.1A to 3.0A                      |
| Over current threshold                              | nt protection                       |                  | I <sub>S</sub>              | 3.1   |                        | 6.0 | A                          | VIN=12V, Vo=3.3V                                          |
| Supply Cu                                           | urrent                              |                  | I <sub>IN</sub>             |       | 6                      | T.  | mA                         | $V_{IN}$ = 12V, EN: 10k $\Omega$ Pull<br>up to $V_{IN}$ ) |
| Shutdown Supply Current                             |                                     |                  | I <sub>IN(off)</sub>        | 0     |                        | 10  | μΑ                         | V <sub>IN</sub> =12V, V <sub>EN</sub> =0V, Io=0A          |
| Input UV                                            | Input UVLO Threshold                |                  | Vuvlo                       |       | 4                      | 4.4 | V                          | V <sub>IN</sub> Rising                                    |
| SS                                                  | Source current at low level voltage |                  | I <sub>SS</sub>             | 6     | 10                     | 14  | μΑ                         | V <sub>SS</sub> =0V, V <sub>IN</sub> =12V                 |
| terminal                                            | Open voltage                        |                  | V <sub>SSH</sub>            |       | 3.0                    | _   | V                          | V <sub>IN</sub> =12V                                      |
| EN                                                  | Sink current                        |                  | I <sub>EN</sub>             | -     | 50                     | 100 | μΑ                         | V <sub>EN</sub> = 10V                                     |
| terminal                                            | Threshold voltage                   |                  | V <sub>EN</sub>             | 0.7   | 1.4                    | 2.1 | V                          | V <sub>IN</sub> =12V                                      |
| Maximum                                             | ON duty                             | (6)              | D <sub>MAX</sub>            |       | 90                     |     | %                          | V <sub>IN</sub> =12V                                      |
| Minimum ON time                                     |                                     | (6)              | T <sub>ON(MIN)</sub>        | _     | 150                    | _   | nsec                       | V <sub>IN</sub> =12V                                      |
| Thermal shutdown threshold (6) temperature          |                                     | (6)              | TSD                         | 151   | 165                    | _   | °C                         | V <sub>IN</sub> =12V                                      |
| Thermal shutdown restart (6) temperature hysteresis |                                     | (6)              | TSD_hys                     | _     | 20                     | _   | °C                         | V <sub>IN</sub> =12V                                      |
| On-resistance of Hi-side MOSFET <sup>(6)</sup>      |                                     | (6)              | RonH                        | _     | 110                    | _   | mΩ                         | V <sub>IN</sub> =12V                                      |
| On-resistance of Lo-side MOSFET                     |                                     | (6)              | RonL                        | _     | 85                     | —   | mΩ                         | V <sub>IN</sub> =12V                                      |

<sup>(6)</sup> Guaranteed by design, not tested.

# 2. Block Diagram & Pin Functions

# 2.1 Block Diagram



# 2.2 Pin Asignments & Functions





| Pin No. | Symbol | Functions                                                                                                                                                                                                               |
|---------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | SS     | Soft-Start control input.<br>To set the soft-start period, connect to a capacitor between GND.                                                                                                                          |
| 2       | BS     | Hi-side Boost Input.<br>A BS terminal supplies the drive power of the internal PowerMOSFET.<br>Connect a capacitor between the SW terminal and the BS terminal.                                                         |
| 3       | SW     | Power switching output.<br>SW supplies power to the output.<br>Connect the LC filter from SW to the output.                                                                                                             |
| 4       | GND    | Ground.<br>*Connect the exposed pad of back side to Pin No.4.                                                                                                                                                           |
| 5       | IN     | Power input. $V_{IN}$ supplies the power to the internal control circuit and the powerMOSFET.                                                                                                                           |
| 6       | EN     | Enable control input.<br>By setting the EN pin to high level, the regulator turns on. By setting to low level, it turns off.                                                                                            |
| 7       | FB     | Feedback input Pin for compare Reference Voltage.<br>The feedback threshold voltage ( $V_{REF}$ ) is 0.8V. To set the output voltage, the FB pin requires to connect voltage divider resistor $R_{FB1}$ and $R_{FB2}$ . |
| 8       | NC     | No connection                                                                                                                                                                                                           |
|         | 0      |                                                                                                                                                                                                                         |

Ġ

# 3. Typical Application Circuit

Standard connection is shown in Fig3-1.



\*As for the circuit diagram of the Demo-Board, please refer to the Demo-Board circuit diagram of the "8.2.2 mounting board pattern example" section.

#### 4. Allowable package power dissipation



Fig. 4-1 Allowable package powe disspation of NR421A

Notes:

- 1) Because the Fig4-1 is defined in "PD=2.97[W]" at "Tj=125 [°C]", please keep enough margin when you use.
- 2) With glass-epoxy PCB: Size=40×40mm, Copper foil area=25×25mm.
- 3) Losses can be calculated by the following equation. In addition, efficiency  $\eta x$  will vary depending on the conditions of the input voltage, output current. By measuring the  $\eta x$  in the actual operation, assigns a numerical value to the equation (1), as a  $\eta x$  remain of percent display.

$$P_{\rm D} = Vo \times Io\left(\frac{100}{\eta x} - 1\right) - \{Io^2 \times L(DCR)\}$$
(1)

Main sources of heat generation are an inductor which is flowing the load current, and the IC which has the PowerMOSFET and the control circuit.

By subtracting the steady loss of the inductor from the overall efficiency, the loss of the IC is calculated by equation (1).

Kot Recommended If following situations are  $...V_0 = 5[V]$ ,  $I_0 = 3[A]$  continuous, the inductor  $DCR = 40[m\Omega]$ ,

the Loss of IC when the overall efficiency is 94 percent, it will be 0.597[W] from the equation (1).

V<sub>0</sub>: Output voltage

VIN: Input voltage

Io: Output current

ηx: Efficiency(%)

L(DCR) : DC serial resistance of inductor  $(\Omega)$ 

#### 5. Package Outline

# 5.1 Outline, Size

• HSOP8 Package



Fig. 5-1 HSOP8 Package outline

#### 6. Marking

As for the Marking, the product name and lot number, those are laser marking to mold package surface.

\*2

\*3

# \*1. Product name \*2. Lot number (3 digits) The 1<sup>st</sup> letter : Last one digit of the year (Y) \*1 The 2<sup>nd</sup> letter : manufacturing Month (M) **NR421**A Jan - Sep : 1 – 9 SK Oct : O Nov : N Dec : D The 3<sup>rd</sup> letter : manufacturing Week (W) First week - Fifth week : 1 - 5 \*3. Our control number (4 digits) Marking Specification in the second se Fig. 6-1

#### 7. Operational Descriptions

The Characteristic value of, unless otherwise noted, it writes the TYP value in accordance with the NR421A specifications.

# 7.1 PWM(Pulse Width Modulation) Output Control

The NR421A series consist of three blocks; two feedback loops (voltage control and current control) and one slope compensation. The PWM is controlled with the current mode control by calculating the voltage feedback control, and the current feedback control and the slope compensation signals (Fig7-1). For the voltage feedback control, the output voltage feed back to the PWM control. The error amplifier compares the output voltage divided by resistors with the reference voltage  $V_{REF} = 0.8V$ . For the current feedback control, the inductor current feed back to the PWM control. The inductor current divided by Sense-MOSFET is detected with the current sense amplifier. To prevent sub-harmonic oscillations, which is characteristic in current mode control, the slope of current control is compensated.



Fig. 7-1 Basic Structure of Chopper Type Regulator with PWM Control by Current Control

The NR421A series start the switching operation when UVLO is released, or EN or SS Pin voltage exceeds the threshold. Initially, it operates switching with minimum ON duty or maximum ON duty. The high-side switch (M1) is the switching MOSFET that supplies output power. At first, the low-side switch (M2) turns ON and charges the boost capacitor C10 that drives M1. When M1 is ON, as the inductor current is increased by applying voltage to SW Pin and the inductor, the output of inductor current sense amplifier is also increased. Sum of the current sense amplifier output and slope compensation signal is compared with the error amplifier output. When the summed signal exceeds the error amplifier (Error Amp.) output voltage, the current comparator output becomes "High" and the RS flip-flop is reset. When M1 turns OFF and M2 turns ON, the regenerative current flows through M2. In the case that an external SBD (D1) is connected, the current also flows through D1.

In NR421A series, the set signal is generated in each cycle and RS flip-flop is set. In the case that the summed signal does not exceed the error amplifier (Error Amp.) output voltage, RS flip-flop is reset without fail by the signal from OFF duty circuit.

#### 7.2 Enable Function (EN:Remote ON / OFF operation of the Regulator)

In the condition that the EN terminal is connected to the IN terminal, when the input voltage  $V_{IN}$  is increased beyond 4V(typ.), the UVLO is released and started the switching operation. And, in the condition that the input voltage  $V_{IN}$  is applied beyond 6V(typ.), when the EN terminal voltage exceeds 1.4V (typ.), it is started the switching operation.



Fig. 7-2 Remote ON/OFF operation by EN terminal

The Fig7-2(B) is the option of the "Remote ON/OFF control" by using the EN terminal. By using switch such as Open-collector and, by removing the EN terminal voltage  $V_{EN}$  to GND level (Low), it is possible to turn OFF. In case of without ON / OFF operation by external signal, please use the Fig7-2 (A) connection. It is started by the applying of the  $V_{IN}$ , and it is stopped by shut-off of the  $V_{IN}$ ,  $R_{ENt}$  is recommended 100[k $\Omega$ ].

#### 7.3 **Soft-start Function (SS)**

By connecting a capacitor between the SS terminal and the GND terminal, when the input voltage is supplied to the IC, the soft-start function will be effective. The output voltage (Vo) is ramped up by the charging voltage level of Css. Because the internal constant current source  $I_{SS}$  supplied from the SS terminal is 10  $\mu$ A, the soft-start period depends on the charging time constant of the C<sub>SS</sub>. When the charging of C<sub>SS</sub> is started by the constant current I<sub>SS</sub>, the SS terminal voltage  $V_{SS}$  is linearly increased. The soft-start period is the time that the  $V_{SS}$  passes between the "Soft-start start threshold voltage  $V_{SS1}(=0.9V)$ " and "Soft-start completion threshold voltage  $V_{SS2}(=1.79V)$ ". During the Soft-start, the rise-time is controlled by controlling the OFF period of PWM control. The rise time t\_ss and the delay time t\_delay are calculated in the following equations...

$$t_{SS} = C_{SS} \times (V_{SS2} - V_{SS1}) / I_{SS}$$
Note:  $V_{SS1}(=0.9V) \leq V_{SS} \leq V_{SS2} (=1.79V), I_{SS}=10\mu A$ 

$$t_{delay} = C_{SS} \times V_{SS1} / I_{SS}$$
Note: the period of  $0V \leq V_{SS} < V_{SS1} (0.9V), I_{SS}=10\mu A$ 
The rise time of the output voltage Vo is "  $t_{SS} + t_{SS}$  "
$$(2)$$

 $t_{delav} = C_{SS} \times V_{SS1} / I_{SS}$ 

Note: the period of 0V  $\leq V_{SS} < V_{SS1}$  (0.9V),  $I_{SS}=10\mu A$ 

The rise time of the output voltage Vo is "t  $_{delay} + t_{SS}$  ".



Fig. 7-4 The occurrence of the overshoot on Vo rising waveform

Adjust the capacitance of  $C_{SS}$  so that the excessive overshoot may not occur on the Rising-Waveform of the output voltage Vo at the start-up. The overshoot occurs when tss is short. If the soft-start is finished before the constant voltage control follows Vo rising speed, it may become such waveform of Fig7-4. When a capacitance of the  $C_{SS}$  is increased, though the overshoot will not occur, please understand that the start-up time is longer. In actual operation, please confirm the Rising-waveform, and adjust the capacitance of the  $C_{SS}$ .

#### Note: About C<sub>SS</sub> discharge to restart

It is explained about discharging of the  $C_{SS}$  capacitor when this IC is restarted such as ON/OFF operation in the EN terminal. When it was restarted, there is a case where the voltage is remaining in the soft-start capacitor  $C_{SS}$ . In this IC, it has adopted the forced discharge sequence as shown in the Fig7-5. By the internal impedance, after once discharging the SS terminal voltage to 0.9V or less, and then resume the soft-start.

Discharge of the capacitor Css, it is discharged by the internal impedance 6.1k  $\Omega$  (typ) in the IC.



Fig. 7-5 Discharge of the capacitor Css at restart

Under the condition that the voltage is remaining in the Css, after the ON-signal is inputted, it takes the time of "t\_discharge+tss" until Vo-waveform rise and stabilize. The soft-start capacitor Css has been charged to the internal regulator voltage 3V.

It considers the discharge from the condition that the soft-start capacitor  $C_{SS}$  has been charged up to 3V in the steady condition. The SS terminal voltage  $V_{SS}$  at optional time t after the start of discharge will be calculated by the equation (4). For the time t\_discharge that the  $V_{SS}$  is discharged to 0.9V from 3V, it can be calculated by equation (5).

$$V_{\rm SS}[V] = 3[V] \times EXP\left(\frac{-t[s]}{C_{\rm SS}[F] \times 6.1[k\Omega]}\right) \tag{4}$$

$$t_{discharge}[s] = -C_{SS}[F] \times 6.1[k\Omega] \times \ln\left(\frac{0.9[V]}{3[V]}\right)$$
(5)

When there is a mode for continuous "ON/OFF" operation, consider delay by discharging of the Css.

#### 7.4 Over Current Protection (OCP)

The OCP characteristic example is shown in Fig7-6. The NR421A integrates the drooping type over-current protection circuit. The peak current of switching transistor is detected. When the peak current exceeds rated value, the over-current protection limits the current by forcibly shortening the ON time of transistor and decreasing the output voltage. It prevents the current increment at low output voltage by decreasing the switching frequency ( $F_{DOWN}$  Mode), if the output voltage drops lower (The FB terminal voltage decreases to 0.57V from 0.8V). When the over-current state is released, the output voltage automatically recovers.





#### 7.5 Thermal Shutdown (TSD)

The thermal shutdown circuit detects the IC junction temperature. When the junction temperature exceeds the rated value (around 165°C), it shuts-down the output transistor and turns the output OFF. If the junction temperature falls below the thermal shutdown rated value by around 20°C, the operation returns automatically. \* (Thermal Shutdown Characteristics) Notes

The circuit protects the IC against temporary heat generation. It does not guarantee the operation including reliabilities under the continuous heat generation conditions, such as short circuit for a long time.





#### 8. Design Notes

#### 8.1 External Components

All components are required for matching to the condition of use.

#### 8.1.1 Inductor L1

The Inductor is one of the most important components in the Buck regulators. In order to maintain the stabilized regulator operation, the Inductor should be carefully selected so it must not saturate or overheat excessively at any conditions. Please select an inductor with care to 8 items listed below.

• It is for switching regulator use only

Because the coil for the noise filter (For EMI Countermeasure) has large loss and large heat generation, please do not use.

• Avoidance of sub-harmonic oscillation

Under the peak detection current control, when the control Duty is more than 0.5 in use conditions, the inductor current may fluctuate at a frequency that is an integer multiple of switching operation frequency. This phenomenon is the known as sub-harmonic oscillation and this phenomenon theoretically occurs in the peak detection current control mode. In order to stabilize the operation, although the inductor current compensation is made internally, the inductance corresponding to the output voltage should be selected as an application. Specifically, for slope compensation amount is fixed in the IC, it is necessary to moderate the slope of the inductor current. The ripple portion of Inductor current  $\Delta I_L$  and the peak current  $IL_P$  are calculated from the following equations:



According to the equations, if the inductance of the inductor L is small, both  $\Delta I_L$  and  $IL_P$  is increased. Consequently, the inductor current becomes very steep if inductance is too small, so that the operation of the converter might become unstable. It is necessary to take care of an inductance decrease due to magnetic saturation such as in overload and load shortage. To prevent subharmonic oscillation, specify the condition of the slope of the inductor current by referring to Table8-1.

| V <sub>IN</sub> (V) | Vo(V) | Duty D | $\begin{array}{c} T_{ON(MAX)} \\ (\mu S) \end{array}$ | Slope of the<br>inductor current<br>K(A/µS) | $\Delta I_L(A)$ | Necessary<br>inductance<br>(µH)Typ |
|---------------------|-------|--------|-------------------------------------------------------|---------------------------------------------|-----------------|------------------------------------|
| 18                  | 14    | 0.78   | 2.777                                                 | 0.178                                       | 0.494           | 22.48                              |
| 18                  | 12    | 0.67   | 2.380                                                 | 0.311                                       | 0.740           | 19.30                              |
| 18                  | 10    | 0.56   | 1.983                                                 | 0.498                                       | 0.988           | 16.07                              |
| 15                  | 12    | 0.80   | 2.856                                                 | 0.156                                       | 0.446           | 19.24                              |
| 12                  | 9     | 0.75   | 2.678                                                 | 0.207                                       | 0.554           | 14.50                              |
| 10                  | 7     | 0.70   | 2.499                                                 | 0.267                                       | 0.667           | 11.24                              |
| 9                   | 6     | 0.67   | 2.380                                                 | 0.311                                       | 0.740           | 9.65                               |
| 9                   | 5     | 0.56   | 1.983                                                 | 0.498                                       | 0.988           | 8.04                               |
| 8                   | 5     | 0.63   | 2.231                                                 | 0.373                                       | 0.832           | 8.05                               |

\* As for as necessary inductance, select the same value or larger value in Table8-1.

For Table 8-1, K is the specified value. It is recommended to below this value. For any values other than the ones combined in the Table8-1, please consider the values close to those ones. It is the combination under the condition of "VIN $\geq$ Vo+3V" in the specification. Table8-1 has been calculated by the following equation.

$$Duty D = \frac{V_0}{V_{IN}}$$
(8)

$$T_{ON(MAX)} = Duty D \times \left(\frac{1}{F_{SW(MIN)}}\right)$$
(9)

\*F<sub>SW(MIN)</sub>: This is the lower limit of the switching frequency. Please refer to the electrical characteristics list.

$$\Delta I_{\rm L} = T_{\rm ON(MAX)} \times K \tag{10}$$

 $\therefore$  Inductance L of the inductor can be calculated by the following equation.

$$L \ge \frac{(V_{IN} - V_O) \times V_O}{\Delta I_L \times V_{IN} \times F_{SW}}$$

• Inductance calculation in the normal state

Inductance value of the inductor in the conditions of "Duty <0.5", it will be calculated in the condition of "Duty  $D \ge 0.5$ " similarly to the above equation (11).  $\Delta I_L$ /Io is the ratio of  $\Delta I_L$  against the maximum load current Io to use. In case of " $\Delta IL/Io = 0.2$ ", the necessary inductance is shown as the reference in Table8-2.

| V <sub>IN</sub> (V) | V <sub>0</sub> (V) | Duty D | Io(A) | $\Delta I_L/Io$ (example) | $\Delta I_L(A)$ | Necessary<br>inductance<br>(µH)Typ |
|---------------------|--------------------|--------|-------|---------------------------|-----------------|------------------------------------|
| 18                  | 5                  | 0.28   | 3     | 0.2                       | 0.6             | 21.49                              |
| 18                  | 3.3                | 0.18   | 3     | 0.2                       | 0.6             | 16.04                              |
| 15                  | 5                  | 0.33   | 3     | 0.2                       | 0.6             | 19.84                              |
| 12                  | 5                  | 0.42   | 3     | 0.2                       | 0.6             | 17.36                              |
| 12                  | 3.3                | 0.28   | 3     | 0.2                       | 0.6             | 14.24                              |
| 8                   | 3.3                | 0.41   | 3     | 0.2                       | 0.6             | 11.54                              |
| 7                   | 3.3                | 0.47   | 3     | 0.2                       | 0.6             | 10.38                              |
| 5                   | 2                  | 0.40   | 3     | 0.2                       | 0.6             | 7.14                               |
| 5                   | 1.8                | 0.36   | 3     | 0.2                       | 0.6             | 6.86                               |
| 5                   | 1.2                | 0.24   | 3     | 0.2                       | 0.6             | 5.43                               |

Table. 8-2 Condition of "D<0.5" and " $\Delta I_L$ /Io=0.2"

\* As for as necessary inductance, select the same value or larger value in Table8-2.

$$\Delta I_{\rm L} = I_{\rm O} \times \left(\frac{\Delta I_{\rm L}}{I_{\rm O}}\right) \tag{12}$$

 $I_{\rm L}$  In case of " $\Delta I_{\rm L}/I_0=0.3$ " and " $I_0(Max)=3A$ ", the setting of the  $\Delta I_{\rm L}$  is calculated at  $0.3 \times 3A = 0.9A$ .

#### • $\Delta I_L$ /Io Ratio

When  $\Delta I_L/I_O$  ratio is large, the nescessary inductance decreases. However, there is a matter of trade-off. For example, the output ripple voltage increases. When  $\Delta I_L/I_O$  ratio is small, the necessary inductance increases, and the outline of the inductor becomes larger. Conventionally,  $\Delta I_L/I_O$  ratio setting of 0.2 to 0.3, it is regarded as a setting for good cost performance .

• Wire diameter of the inductor

When enlarging inductance, if the outline of the inductor is identical, number of winding increases and winding-wire's diameter becomes narrower. Because the Direct Current Resistance "DCR" increases, so that it becomes impossible to make a large current flow. But, when giving priority to Low-DCR, the core size becomes larger.

• DC superimposition characteristics

Depending on the material or shape of the core, the inductance of inductor has DC superposition characteristics that decreases gradually by the flowing DC current. Be sure to confirm if the inductance value is significantly lower than the design value when making the maximum load current for practical use flow. Obtain the data of the DC superposition characteristics including graphs from the manufacturer of the coil to understand the characteristics of the Inductor used in advance. In doing so, important parameters are:

1) Saturation point...At what amperes does magnetic saturation occur?

2) Inductance fluctuation with the practical load current

For example, for using it up to 3 A in the actual load Io, it can not use the Inductor which the saturation point is such as 2A. In addition, in spite of having an inductance of 10  $\mu$ H at the no-load, please pay caution for the thing which has the characteristic that it decreases to such as 5 $\mu$ H by the superposition current of 1A.

• Less noise

If the core is the open magnetic circuit type shaped like a drum, the magnetic flux passes outside the Inductor, so that the peripheral circuit might be damaged due to noise. Use the Inductor which has a core/structure of the low-leakage magnetic flux type. For details, consult the manufacturer of the Inductor.

Heat generation

In actuality, when using the coil for mounting the PCB, heat generation of the coil main body might be influenced by peripheral parts. In most cases, temperature rise of the coil includes the Inductor's own heat generation, and there are temperature limitations such as below:

- 1) onboard(Cars) grade product: 150°C
- 2) highly-reliable product: 125°C
- 3) general product: 85-100°C

Be sure to evaluate heat generation because temperature rise differs when the PCB on which the Inductor is mounted is designed differently. In general, Inductors with a smaller DCR value on the specification sheet have smaller loss. \* Select the most appropriate one in consideration of the conditions of use, mounting, heat dissipation, etc.

#### 8.1.2 Input Capacitor C<sub>IN</sub>

Please use the ceramic capacitor to the input capacitor. It will lower the input impedance and it will contribute to the stable operation of the IC. The input capacitor  $C_{IN}$  must be arranged in as much as possible the shortest distance to between IN - GND of the IC. Even if there is a smoothing capacitor  $C_F$  in the transformer secondary side rectifying and smoothing circuit, please place the  $C_{IN}$  in the immediate vicinity of the IC. As a point of  $C_{IN}$  selection, it will include the following:

- Satisfaction of the withstand voltage and, that capacitance change with respect to the applied voltage is low
- The rate of capacity change in the ambient temperature range to be used is small
- Parts temperature which contains the heat-generation is must satisfy the specifications of the maximum operating temperature
- Its impedance Z is sufficiently low in the temperature conditions and using frequency

In the case of  $C_{IN}$ , if the source impedance of supplied VIN is infinitely low, the ripple current does not flow to  $C_{IN}$ . However, in the actual circuit, the power supply impedance is not that zero. If the power supply to the IC has been assumed that the almost performed from  $C_{IN}$ , it can be calculated approximately using equation (13).

(13)

 $I_{CINripple}[A rms] \approx 1.2 \times \frac{V_0[V]}{V_{IN}[V]} \times I_0[A]$ 

- \* Please query the product information of the capacitor manufacturer.
- \* Even in the ceramic capacitor, in case of the insertion parts having a lead, its impedance will be higher than surface-mounted type, therefore please be careful.
- \* In generally, in case of ceramic capacitors, the allowable ripple current is not included in the specification. But,because it has the equivalent series resistance ESR inside, the ceramic capacitor occurs slightly heat-generation by flowing ripple current. Therefore there is a need to comply with the maximum operating temperature containing the heat generation. In this case, also please consider the heat conduction from the heat generating parts of the surrounding.

Select the most suitable parts which has a margin in consideration of the use condition, the mounting condition, the radiation condition, and so on.

#### 8.1.3 Output Capacitor Co

In the current control mode, the feedback loop which detects the inductor current is added to the voltage control mode. The stable operation is achieved by adding inductor current to the feedback loop without considering the effect of secondary delay factor of LC filter. It is possible to reduce the capacitance of LC filter that is needed to make compensations for the secondary delay, and the stable operation is achieved even by using the low ESR capacitor (ceramic capacitor),

The output capacitor  $C_0$  comprises the LC low-pass filter with the Inductor L1 and works as the rectifying capacitor of switching output. The current equal to ripple portion  $\Delta I_L$  of the Inductor current charges and discharges the output capacitor. The equivalent serial resistance ESR exists in the ceramics capacitor, and the voltage multiplied by ESR and  $\Delta I_L$  becomes the output ripple voltage and it appears as  $V_{\text{Oripple}}$ .

$$V_{\text{Oripple}} = \text{ESR}(C_0)[\Omega] \times \Delta I_L[A]$$
(14)

To suppress output ripple voltage  $V_{O ripple}$  to any value, the required ESR conditions in the ceramic capacitor can be calculated by the following equation (15).

$$\mathrm{ESR}(\mathsf{C}_{0})[\Omega] < \frac{\mathsf{V}_{\mathrm{Oripple}}[\mathsf{V}]}{\Delta I_{\mathrm{L}}[\mathsf{A}]}$$
(15)

The ripple current ICOripple of the output capacitor CO is represented by the following equation.

$$I_{\text{COripple}} = \frac{\Delta I_{\text{L}}[A]}{2\sqrt{3}} \tag{16}$$

Therefore, if the ripple portion of the inductor current  $\Delta I_L$  is small, the output ripple voltage  $V_0$  ripple will be relatively small. Therefore, if the ripple portion of the inductor current  $\Delta I_L$  is small, the output ripple voltage  $V_0$  ripple will be relatively small. If the  $\Delta I_L$  is large, it may be necessary to reduce the ESR such as parallel connection of the ceramic capacitor.

In the same way as the input capacitor  $C_{IN}$ , as the point of  $C_O$  selection, it will include the following:

- Satisfaction of the withstand voltage and, that capacitance change with respect to the applied voltage is low
- The rate of capacity change in the ambient temperature range to be used is small
- Parts temperature which contains the heat-generation is must satisfy the specifications of the maximum operating temperature
- Its impedance Z is sufficiently low in the temperature conditions and using frequency

\*Please query the product information of the capacitor manufacturer

\*Even in the ceramic capacitor, in case of the insertion parts having a lead, its impedance will be higher than surface-mounted type, therefore please be careful.

\*In generally, in case of ceramic capacitors, the allowable ripple current is not included in the specification. But,because it has the equivalent series resistance ESR inside, the ceramic capacitor occurs slightly heat-generation by flowing ripple current. Therefore there is a need to comply with the maximum operating temperature containing the heat generation. In this case, also please consider the heat conduction from the heat generating parts of the surrounding.

Select the most suitable parts which has a margin in consideration of the use condition, the mounting condition, the radiation condition, and so on.

#### 8.1.4 Output Voltage Setup Resistor R<sub>FB1</sub> & R<sub>FB2</sub>

The FB terminal is the feedback detection terminal that controls the output voltage. To set the output voltage Vo, please input the divided-voltage by the voltage divider resistor to the FB terminal . Please connect voltage divider resistor  $R_{FB1}$  and  $R_{FB2}$  for detecting, as shown in the Fig8-2.

For the stable operation of the IC,  $R_{FB1}$  and  $R_{FB2}$  should be placed to the vicinity of the IC, please do routed between the  $R_{FB1}$  and  $V_0$ . If the PCB pattern of the FB terminal potential (0.8V) is routed long, please note that problems may occur such as abnormal-oscillation by the superimposition of the noise.



Fig. 8-2 Connection of FB terminal

As a minimum setting of the  $I_{FB}$ , it is recommended to about 0.2[mA]. The upper limit of the  $I_{FB}$  is not particularly. However, when larger  $I_{FB}$  are set up, please note that the power consumption will increase and the efficiency is decreased.  $R_{FB1}$ ,  $R_{FB2}$  and the output voltage  $V_O$  can be calculated as following equation:

$$R_{FB2} = \frac{V_{REF}}{I_{FB}} = \frac{0.8[V]}{0.2[mA]} = 4[k\Omega]$$
(17)

 $\therefore$  Output voltage V<sub>0</sub> is represented by equation (18).

$$V_{0}[V] = V_{REF}[V] \times \left(1 + \frac{R_{FB1}[\Omega]}{R_{FB2}[\Omega]}\right)$$
(18)

Once you have determined the  $R_{FB2}$  from equation (17), then, using equation (19) that is obtained by modifying equation (18), you can calculate the  $R_{FB1}$  corresponding to the  $V_0$ .

$$R_{FB1}[\Omega] = \frac{R_{FB2}[\Omega] \times (V_0[V] - V_{REF}[V])}{V_{REF}[V]}$$
(19)

When the calculation of the above-mentioned the voltage divider resistor, the resistance may not be able to meet the geometric series of E12 and the E24. In this case, such as the  $R_{FB1}$  in two series connection, please adjust the combined resistance value. In our Demo Board PCB, It has been designed as  $R_{FB1} = R4 + R5$ ,  $R_{FB2} = R6$ . Please refer to the "Section 8.2.2 Mounting board pattern example".

(Notes)

 $R_{FB2}$  is required to connect for the stable operation when set to  $V_0 = 0.8V$ .

\*Regarding the relation of input / output voltages, it is recommended that setting of the  $T_{ON}$  width in the switching waveform is more than 200[nsec].

When the  $T_{ON}$  reaches the minimum-ON-time  $T_{ON(MIN)}$  in electrical characteristics, it becomes impossible to control narrower than  $T_{ON(MIN)}$ . Therefore, problems will occur to the stabilization of the output voltage  $V_0$ . The following shows the calculation method for confirmation.

One cycle T of the switching is represented by equation (20).

$$T[s] = \frac{1}{F_{SW}[Hz]}$$

In addition, the relationship between the duty cycle D in the switching and the ON-time  $T_{ON}$  is expressed in equation (21).

Duty D = 
$$\frac{V_0[V]}{V_{IN}[V]} = \frac{T_{ON}}{T}$$
 (21)

In NR421A, the switching frequency is 350kHz(Typ).But, when the switching frequency is 420kHz as the Fsw(Max), the one cycle of the switching becomes the minimum. The one cycle of 420kHz can be calculated to be 2.38µs by equation (20). The duty D that can secure 200ns T<sub>ON</sub> will be calculated by the equation (21).

: Duty D = 
$$\frac{V_0[V]}{V_{IN}[V]} = \frac{200[ns]}{2.38[\mu s]} = 0.084$$

For example, in case of " $V_{IN}$ =18V", the V<sub>0</sub> setting condition that satisfies "D $\geq$ 0.084" is calculated as follows:

: 
$$V_0 \ge 18[V] \times 0.084 = 1.51[V]$$

Thus, in the above calculation example, it can not use for the  $V_0=0.8V$ . In this case, lower the  $V_{IN}$ , please use the setting that has margin for  $T_{ON (MIN)}$ . In the case of " $V_0=0.8V$ ", if it is condition of " $V_{IN}<9.5V$ ", it will be available.

#### 8.1.5 External Bootstrap Diode for Low Input Voltage

Although the NR421A operates with input voltages lower than 6V, it is recommended to connect a diode between IN Pin and BS Pin in order to enhance the efficiency (Fig8-3). Alternatively an external voltage source can be connected through a diode to the BS Pin (Fig8-4).



Fig. 8-3 Bootstrap Diode Connection 1



Fig. 8-4 Bootstrap Diode Connection 2

Notes;

- 1) Externally applied voltage is valid in the case of the conditions of less than 6V. The withstand voltage of the bootstrap diode, please use the SBD which has the same withstand voltage with BS-GND of the IC.
- 2) In the case of more than input voltage 6V, don't use the external power supply.

#### 8.1.6 Free-wheeling diode D1 (option)

In general, in the case of a synchronous rectification system, the forward voltage drop  $V_F$  of the body diode in the low-side MOSFET is slightly larger than the properties of the Schottky Barrier Diode (SBD) single-item. When you insert a SBD which has sufficient low  $V_F$  characteristics between SW and GND, there is a possibility that the efficiency is improved. However, through a predetermined dead time, and after the turn-ON of the D-S in the low-side MOSFET, if the on-resistance  $R_{ON}$  is sufficiently low, the efficiency improvement effect of additional inserted SBD will be only during the dead time period. In this application, additional the free-wheeling diode D1 is merely option. If you use a D1, please set the  $V_{RM}$  (reverse-breakdown-voltage) of the D1 to more than SW-GND breakdown-voltage of the NR421A.

#### 8.2 Pattern Design

High current paths in the circuit are marked as bold lines in the circuit diagram below. These paths are required for wide and short trace as possible. In addition, the pattern trace which is the signal system GND, and the pattern trace which the main circuit current flows, please to so that it does not become common impedance.







#### 8.2.1 Input / Output Capacitors(C<sub>IN</sub>,C<sub>O</sub>)

The input capacitor  $C_{IN}$  and the output capacitor  $C_{O}$  are required to connect to the IC as short as possible. In such cases as the secondary side of the switching power supply, when there is a filter capacitor on the input side in advance, though it is possible that it is included with a input capacitor for NR421A, in case of long distance between filter capacitor and NR421A, it is necessary to connect as "line-bypass-capacitor", aside from the one for the filter.

The ripple current flows to the capacitor of input and output, you must make Low impedance and ESR. When you design a circuit board, set to shorter length the pattern of input and output capacitor.

In the same way, consideration is necessary for route of the capacitor pattern.





(A) · · · · Recommended Pattern(B) · · · · No good pattern example

Fig. 8-6 C<sub>IN</sub>,C<sub>O</sub> pattern example

# 8.2.2 PCB Layout & Recommended Land Pattern

The pattern example of the printed circuit board for our Demo Board is shown in the following. (Double sided PCB)



Fig. 8-7 Component mounting side (surface)



Fig. 8-8 Back side (see from surface)



Fig. 8-9 NR220, NR230, NR240, NR420 Series Common Demo-board Circuit Diagram

(Reference)

C1,C2:10 $\mu$ F/50V, C3:0.1 $\mu$ F, C4,C5:22 $\mu$ F/25V, C7:0.1 $\mu$ F, R3 $\leq$ 22 $\Omega$ , R1:100k $\Omega$ , R4:8.2k $\Omega$ , R5:4.3k $\Omega$  (Settings of R4 & R5, these are for the condition of V<sub>0</sub>=3.3V.) R6:3.9k $\Omega$ , L1:10 $\mu$ H, JP1:Open \*Part number is in accordance with the silk of the Demo-board.

(Optional parts)

- C11 : Phase advancing capacitor (External Phase Compensation) · · · Experimental
- C12 : Bypass Capacitor for IN-GND···Experimental
- C13 : Snubber circuit capacitor · · · Experimental, R10 : Snubber circuit resistor · · · Experimental
- R2: Open (It is not used in the NR421A)
- R3: Adjustment resistor for bootstrap capacitor discharge rate ( For the turn-on speed adjustment )
- D1 : The Schottky barrier diode for efficiency-improvement · · · Experimental
- It is recommended the SBD which has smaller V<sub>F</sub> than the internal parasitic diode in the Lo-side MOSFET.
- D2 : It is SBD for external power supply for BS terminal in the low  $V_{IN}$  condition  $\cdots$  Experimental

C9,R9,C10 : For External Phase Compensation Circuit (It is not used in the NR421A)

R10,R11 : Overcurrent protection activation point adjustment resistor ( It is not used in the NR421A )



# 8.3 Applied Design

#### 8.3.1 Spike Noise Reduction(1)

 $\frac{\text{The addition of the BS serial resistor}}{\text{The "turn-on switching speed" of the internal}} \\ \text{Power-MOSFET can be slowed down by inserting RBS} (option) of the Fig8-11.It is tendency that Spike noise becomes small by reducing the switching-speed. Set up 22-ohm as an upper limit when you use R_{BS}. *Attention}$ 

1) When the resistance value of  $R_{BS}$  is enlarged by mistake too much, the internal power-MOSFET becomes an under-drive, it may be damaged worst.

2) The "defective starting-up" is caused when the resistance value of  $R_{BS}$  is too big.

\*The BS serial resistor  $R_{BS}$  is R3 in the Demonstration Board.

### 8.3.2 Spike Noise Reduction(2)

The addition of the Snubber circuit

By adding a resistor and capacitor (RC snubber) to the above countermeasures as shown in Fig8-12, It corrects the output waveform and the recovery time of the diode, it is possible to reduce the further spike noise. However, please note that this method will slightly reduce the efficiency.

\* For observing the spike noise with an oscilloscope, the probe lead (GND) should be as short as possible and connected to the root of output capacitor. If the probe GND lead is too long, the lead may act like an antenna and the observed spike noise may be much higher and may not show the real values.

\*The snubber circuit parts are C13 and R10.



Fig. 8-11 The addition of the BS serial resistor



Fig. 8-12 The addition of the Snubber circuit



#### 8.3.3 Attention about the insertion of the bead-core

Fig. 8-13 Bead core insertion prohibited area

In the area surrounded by the red dotted line within the Fig8-13, don't insert the bead-core such as Ferrite-bead. As for the pattern-design of printed-circuit-board, it is recommended that the parasitic-inductance of wiring-pattern is made small for the safety and the stability.

When bead-core was inserted, the inductance of the bead-core is added to parasitic-inductance of the wiring-pattern. By this influence, the surge-voltage occurs often, or , GND of IC becomes unstable, and also, negative voltage occurs often.

Because of this, faulty operation occurs in the IC. The IC has the possibility of damage in the worst case. About the Noise-reduction, fundamentally, Cope by "The addition of CR snubber circuit" and "The addition of BS serial resistor".

#### 8.3.4 Reverse Bias Protection

AotRe

A diode for reverse bias protection may be required between input and output in case the output voltage is expected to be higher than the input Pin voltage (a common case in battery charger applications).



Fig. 8-14 Reverse bias protection diode

# 9. Typical characteristics (Ta=25°C)





NR421A-DSE Rev.1.2 2016.04.27 <u>b</u> © SANKEN ELECTRIC CO.,LTD. 2016

SANKEN ELECTRIC CO.,LTD http://www.sanken-ele.co.jp/en/ 10. Packing specifications

# 10.1 Taping & Reel outline



#### **IMPORTANT NOTES**

- All data, illustrations, graphs, tables and any other information included in this document as to Sanken's products listed herein (the "Sanken Products") are current as of the date this document is issued. All contents in this document are subject to any change without notice due to improvement of the Sanken Products, etc. Please make sure to confirm with a Sanken sales representative that the contents set forth in this document reflect the latest revisions before use.
- The Sanken Products are intended for use as components of general purpose electronic equipment or apparatus (such as home appliances, office equipment, telecommunication equipment, measuring equipment, etc.). Prior to use of the Sanken Products, please put your signature, or affix your name and seal, on the specification documents of the Sanken Products and return them to Sanken. When considering use of the Sanken Products for any applications that require higher reliability (such as transportation equipment and its control systems, traffic signal control systems or equipment, disaster/crime alarm systems, various safety devices, etc.), you must contact a Sanken sales representative to discuss the suitability of such use and put your signature, or affix your name and seal, on the specification documents of the Sanken Products and return them to Sanken, prior to the use of the Sanken Products. The Sanken Products are not intended for use in any applications that require extremely high reliability such as: aerospace equipment; nuclear power control systems; and medical equipment or systems, whose failure or malfunction may result in death or serious injury to people, i.e., medical devices in Class III or a higher class as defined by relevant laws of Japan (collectively, the "Specific Applications"). Sanken assumes no liability or responsibility whatsoever for any and all damages and losses that may be suffered by you, users or any third party, resulting from the use of the Sanken Products in the Specific Applications or in manner not in compliance with the instructions set forth herein.
- In the event of using the Sanken Products by either (i) combining other products or materials therewith or (ii) physically, chemically or otherwise processing or treating the same, you must duly consider all possible risks that may result from all such uses in advance and proceed therewith at your own responsibility.
- Although Sanken is making efforts to enhance the quality and reliability of its products, it is impossible to completely avoid the occurrence of any failure or defect in semiconductor products at a certain rate. You must take, at your own responsibility, preventative measures including using a sufficient safety design and confirming safety of any equipment or systems in/for which the Sanken Products are used, upon due consideration of a failure occurrence rate or derating, etc., in order not to cause any human injury or death, fire accident or social harm which may result from any failure or malfunction of the Sanken Products. Please refer to the relevant specification documents and Sanken's official website in relation to derating.
- No anti-radioactive ray design has been adopted for the Sanken Products.
- No contents in this document can be transcribed or copied without Sanken's prior written consent.
- The circuit constant, operation examples, circuit examples, pattern layout examples, design examples, recommended examples, all information and evaluation results based thereon, etc., described in this document are presented for the sole purpose of reference of use of the Sanken Products and Sanken assumes no responsibility whatsoever for any and all damages and losses that may be suffered by you, users or any third party, or any possible infringement of any and all property rights including intellectual property rights and any other rights of you, users or any third party, resulting from the foregoing.
- All technical information described in this document (the "Technical Information") is presented for the sole purpose of reference of use of the Sanken Products and no license, express, implied or otherwise, is granted hereby under any intellectual property rights or any other rights of Sanken.
- Unless otherwise agreed in writing between Sanken and you, Sanken makes no warranty of any kind, whether express or implied, including, without limitation, any warranty (i) as to the quality or performance of the Sanken Products (such as implied warranty of merchantability, or implied warranty of fitness for a particular purpose or special environment), (ii) that any Sanken Product is delivered free of claims of third parties by way of infringement or the like, (iii) that may arise from course of performance, course of dealing or usage of trade, and (iv) as to any information contained in this document (including its accuracy, usefulness, or reliability).
- In the event of using the Sanken Products, you must use the same after carefully examining all applicable environmental laws and regulations that regulate the inclusion or use of any particular controlled substances, including, but not limited to, the EU RoHS Directive, so as to be in strict compliance with such applicable laws and regulations.
- You must not use the Sanken Products or the Technical Information for the purpose of any military applications or use, including but not limited to the development of weapons of mass destruction. In the event of exporting the Sanken Products or the Technical Information, or providing them for non-residents, you must comply with all applicable export control laws and regulations in each country including the U.S. Export Administration Regulations (EAR) and the Foreign Exchange and Foreign Trade Act of Japan, and follow the procedures required by such applicable laws and regulations.
- Sanken assumes no responsibility for any troubles, which may occur during the transportation of the Sanken Products including the falling thereof, out of Sanken's distribution network.
- Although Sanken has prepared this document with its due care to pursue the accuracy thereof, Sanken does not warrant that it is error free and Sanken assumes no liability whatsoever for any and all damages and losses which may be suffered by you resulting from any possible errors or omissions in connection with the contents included herein.
- Please refer to the relevant specification documents in relation to particular precautions when using the Sanken Products, and refer to our official website in relation to general instructions and directions for using the Sanken Products.